5秒后页面跳转
GS8320E32AGT-250I PDF预览

GS8320E32AGT-250I

更新时间: 2024-11-05 14:33:43
品牌 Logo 应用领域
GSI 时钟PC静态存储器内存集成电路
页数 文件大小 规格书
23页 352K
描述
Cache SRAM, 1MX32, 5.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS8320E32AGT-250I 技术参数

是否Rohs认证:符合生命周期:Active
零件包装代码:QFP包装说明:LQFP, QFP100,.63X.87
针数:100Reach Compliance Code:compliant
ECCN代码:3A991.B.2.BHTS代码:8542.32.00.41
Factory Lead Time:9 weeks 6 days风险等级:5.32
Samacsys Confidence:3Samacsys Status:Released
Samacsys PartID:2415090Samacsys Pin Count:100
Samacsys Part Category:Integrated CircuitSamacsys Package Category:Quad Flat Packages
Samacsys Footprint Name:TQFP Package Drawing (Package T)Samacsys Released Date:2019-09-05 03:24:33
Is Samacsys:N最长访问时间:5.5 ns
其他特性:ALSO OPERATED WITH 2.5V SUPPLY; PIPELINE/FLOW THROUGH ARCHITECTURE最大时钟频率 (fCLK):250 MHz
I/O 类型:COMMONJESD-30 代码:R-PQFP-G100
长度:20 mm内存密度:33554432 bit
内存集成电路类型:CACHE SRAM内存宽度:32
功能数量:1端子数量:100
字数:1048576 words字数代码:1000000
工作模式:SYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:1MX32
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):NOT SPECIFIED
电源:2.5/3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.04 A
最小待机电流:2.3 V子类别:SRAMs
最大压摆率:0.27 mA最大供电电压 (Vsup):2 V
最小供电电压 (Vsup):1.7 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:GULL WING
端子节距:0.65 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:14 mm
Base Number Matches:1

GS8320E32AGT-250I 数据手册

 浏览型号GS8320E32AGT-250I的Datasheet PDF文件第2页浏览型号GS8320E32AGT-250I的Datasheet PDF文件第3页浏览型号GS8320E32AGT-250I的Datasheet PDF文件第4页浏览型号GS8320E32AGT-250I的Datasheet PDF文件第5页浏览型号GS8320E32AGT-250I的Datasheet PDF文件第6页浏览型号GS8320E32AGT-250I的Datasheet PDF文件第7页 
GS8320E18/32/36AGT-400/375/333/250/200/150  
400 MHz150 MHz  
100-Pin TQFP  
Commercial Temp  
Industrial Temp  
2M x 18, 1M x 32, 1M x 36  
36Mb Sync Burst SRAMs  
2.5 V or 3.3 V V  
DD  
2.5 V or 3.3 V I/O  
interleave order with the Linear Burst Order (LBO) input. The  
Burst function need not be used. New addresses can be loaded  
on every cycle with no degradation of chip performance.  
Features  
• FT pin for user-configurable flow through or pipeline  
operation  
• Dual Cycle Deselect (DCD) operation  
• 2.5 V or 3.3 V +10%/10% core power supply  
• 2.5 V or 3.3 V I/O supply  
• LBO pin for Linear or Interleaved Burst mode  
• Internal input resistors on mode pins allow floating mode pins  
• Default to Interleaved Pipeline mode  
• Byte Write (BW) and/or Global Write (GW) operation  
• Internal self-timed write cycle  
• Automatic power-down for portable applications  
• JRoHS-compliant 100-lead TQFP package available  
Flow Through/Pipeline Reads  
The function of the Data Output register can be controlled by  
the user via the FT mode pin (Pin 14). Holding the FT mode  
pin low places the RAM in Flow Through mode, causing  
output data to bypass the Data Output Register. Holding FT  
high places the RAM in Pipeline mode, activating the rising-  
edge-triggered Data Output Register.  
DCD Pipelined Reads  
The GS8320E18/32/36AGT is a DCD (Dual Cycle Deselect)  
pipelined synchronous SRAM. SCD (Single Cycle Deselect)  
versions are also available. DCD SRAMs pipeline disable  
commands to the same degree as read commands. DCD RAMs  
hold the deselect command for one full cycle and then begin  
turning off their outputs just after the second rising edge of  
clock.  
Functional Description  
Applications  
The GS8320E18/32/36AGT is a 37,748,736-bit high  
performance synchronous SRAM with a 2-bit burst address  
counter. Although of a type originally developed for Level 2  
Cache applications supporting high performance CPUs, the  
device now finds application in synchronous SRAM  
applications, ranging from DSP main store to networking chip  
set support.  
Byte Write and Global Write  
Byte write operation is performed by using Byte Write enable  
(BW) input combined with one or more individual byte write  
signals (Bx). In addition, Global Write (GW) is available for  
writing all bytes at one time, regardless of the Byte Write  
control inputs.  
Controls  
Addresses, data I/Os, chip enables (E1, E2, E3), address burst  
control inputs (ADSP, ADSC, ADV), and write control inputs  
(Bx, BW, GW) are synchronous and are controlled by a  
positive-edge-triggered clock input (CK). Output enable (G)  
and power down control (ZZ) are asynchronous inputs. Burst  
cycles can be initiated with either ADSP or ADSC inputs. In  
Burst mode, subsequent burst addresses are generated  
internally and are controlled by ADV. The burst address  
counter may be configured to count in either linear or  
Sleep Mode  
Low power (Sleep mode) is attained through the assertion  
(High) of the ZZ signal, or by stopping the clock (CK).  
Memory data is retained during Sleep mode.  
Core and Interface Voltages  
The GS8320E18/32/36AGT operates on a 3.3 V or 2.5 V  
power supply. All input are 3.3 V and 2.5 V compatible.  
Separate output power (V  
) pins are used to decouple  
DDQ  
output noise from the internal circuits and are 3.3 V and 2.5 V  
compatible.  
Parameter Synopsis  
-400  
-375  
-333  
-250  
-200  
-150  
Unit  
t
2.5  
2.5  
2.5  
2.66  
2.5  
3.3  
2.5  
4.0  
3.0  
5.0  
3.8  
6.7  
ns  
ns  
KQ  
Pipeline  
3-1-1-1  
tCycle  
Curr (x18)  
Curr (x32/x36)  
395  
475  
390  
455  
355  
415  
280  
335  
240  
280  
205  
230  
mA  
mA  
t
4.0  
4.0  
4.2  
4.2  
4.5  
4.5  
5.5  
5.5  
6.5  
6.5  
7.5  
7.5  
ns  
ns  
KQ  
Flow  
Through  
2-1-1-1  
tCycle  
Curr (x18)  
Curr (x32/x36)  
290  
335  
275  
320  
260  
305  
235  
270  
200  
240  
190  
220  
mA  
mA  
Rev: 1.03 8/2013  
1/23  
© 2011, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  

与GS8320E32AGT-250I相关器件

型号 品牌 获取价格 描述 数据表
GS8320E32AGT-250IT GSI

获取价格

Cache SRAM, 1MX32, 5.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
GS8320E32AGT-250IV GSI

获取价格

100 TQFP
GS8320E32AGT-250IVT GSI

获取价格

SRAM
GS8320E32AGT-250V GSI

获取价格

100 TQFP
GS8320E32AGT-333 GSI

获取价格

100 TQFP
GS8320E32AGT-333I GSI

获取价格

100 TQFP
GS8320E32AGT-333IV GSI

获取价格

100 TQFP
GS8320E32AGT-333IVT GSI

获取价格

SRAM
GS8320E32AGT-333V GSI

获取价格

100 TQFP
GS8320E32AGT-375 GSI

获取价格

100 TQFP