5秒后页面跳转
GAL20RA10 PDF预览

GAL20RA10

更新时间: 2024-11-07 22:08:11
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
15页 241K
描述
High-Speed Asynchronous E2CMOS PLD Generic Array Logic⑩

GAL20RA10 数据手册

 浏览型号GAL20RA10的Datasheet PDF文件第2页浏览型号GAL20RA10的Datasheet PDF文件第3页浏览型号GAL20RA10的Datasheet PDF文件第4页浏览型号GAL20RA10的Datasheet PDF文件第5页浏览型号GAL20RA10的Datasheet PDF文件第6页浏览型号GAL20RA10的Datasheet PDF文件第7页 
GAL20RA10  
High-Speed Asynchronous E2CMOS PLD  
Generic Array Logic™  
Features  
Functional Block Diagram  
HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
7.5 ns Maximum Propagation Delay  
Fmax = 83.3 MHz  
PL  
9 ns Maximum from Clock Input to Data Output  
8
OLMC  
I/O/Q  
I/O/Q  
I
I
I
I
I
I
I
I
I
I
TTL Compatible 8 mA Outputs  
UltraMOS® Advanced CMOS Technology  
8
8
50% to 75% REDUCTION IN POWER FROM BIPOLAR  
75mA Typical Icc  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
ACTIVE PULL-UPS ON ALL PINS  
E2 CELL TECHNOLOGY  
Reconfigurable Logic  
Reprogrammable Cells  
100% Tested/100% Yields  
High Speed Electrical Erasure (<100 ms)  
20 Year Data Retention  
I/O/Q  
I/O/Q  
8
8
8
8
8
8
I/O/Q  
I/O/Q  
TEN OUTPUT LOGIC MACROCELLS  
Independent Programmable Clocks  
Independent Asynchronous Reset and Preset  
Registered or Combinatorial with Polarity  
Full Function and Parametric Compatibility with  
PAL20RA10  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
PRELOAD AND POWER-ON RESET OF ALL REGISTERS  
100% Functional Testability  
APPLICATIONS INCLUDE:  
State Machine Control  
Standard Logic Consolidation  
Multiple Clock Logic Designs  
8
ELECTRONIC SIGNATURE FOR IDENTIFICATION  
Description  
OE  
The GAL20RA10 combines a high performance CMOS process  
with electrically erasable (E2) floating gate technology to provide  
the highest speed performance available in the PLD market. Lattice  
Semiconductor’s E2CMOS circuitry achieves power levels as low  
as 75mA typical ICC which represents a substantial savings in power  
when compared to bipolar counterparts. E2 technology offers high  
speed (<100ms) erase times providing the ability to reprogram,  
reconfigure or test the devices quickly and efficiently.  
Pin Configuration  
DIP  
1
Vcc  
24  
PLCC  
PL  
I/O/Q  
I
I
I
I
I
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
GAL  
4
2
28  
26  
5
7
I
25  
I/O/Q  
I/O/Q  
20RA10  
The generic architecture provides maximum design flexibility by  
allowing the Output Logic Macrocell (OLMC) to be configured by  
the user. The GAL20RA10 is a direct parametric compatible CMOS  
replacement for the PAL20RA10 device.  
I
I
6
23 I/O/Q  
NC  
18  
I
I
GAL20RA10  
Top View  
NC  
I
I
I
9
21  
I/O/Q  
Unique test circuitry and reprogrammable cells allow completeAC,  
DC, and functional testing during manufacturing. Therefore, Lattice  
Semiconductor delivers 100% field programmability and function-  
ality of all GAL products. In addition, 100 erase/write cycles and  
data retention in excess of 20 years are specified.  
I
I
I
I/O/Q  
11  
19  
18  
I/O/Q  
12  
14  
16  
GND  
13 OE  
12  
Copyright © 1997 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 681-0118; 1-888-ISP-PLDS; FAX (503) 681-3037; http://www.latticesemi.com  
July 1997  
1
20ra10_02  

与GAL20RA10相关器件

型号 品牌 获取价格 描述 数据表
GAL20RA10-12LJ LATTICE

获取价格

EE PLD, 12ns, PAL-Type, CMOS, PQCC28, PLASTIC, LCC-28
GAL20RA10-12LP ETC

获取价格

Electrically-Erasable PLD
GAL20RA10-15D ETC

获取价格

ASIC
GAL20RA10-15J ETC

获取价格

ASIC
GAL20RA10-15JC TI

获取价格

EE PLD, 15ns, CDIP24, CERAMIC, DIP-24
GAL20RA10-15JC NSC

获取价格

IC EE PLD, 15 ns, CDIP24, CERAMIC, DIP-24, Programmable Logic Device
GAL20RA10-15LJ LATTICE

获取价格

EE PLD, 15ns, PAL-Type, CMOS, PQCC28, PLASTIC, LCC-28
GAL20RA10-15LPB LATTICE

获取价格

EE PLD, 15ns, CMOS, PDIP24, PLASTIC, DIP-24
GAL20RA10-15NC ETC

获取价格

Electrically-Erasable PLD
GAL20RA10-15P ETC

获取价格

ASIC