5秒后页面跳转
EP20K100RI240-2 PDF预览

EP20K100RI240-2

更新时间: 2024-11-07 18:09:19
品牌 Logo 应用领域
阿尔特拉 - ALTERA LTE输入元件可编程逻辑
页数 文件大小 规格书
92页 1260K
描述
Loadable PLD, CMOS, PQFP240, 34.90 X 34.90 MM, 0.50 MM PITCH, PLASTIC, QFP-240

EP20K100RI240-2 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:FQFP, HQFP240,1.37SQ,20
针数:240Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.64
Is Samacsys:NJESD-30 代码:S-PQFP-G240
JESD-609代码:e0长度:32 mm
专用输入次数:4I/O 线路数量:189
输入次数:183逻辑单元数量:4160
输出次数:183端子数量:240
组织:4 DEDICATED INPUTS, 189 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:FQFP
封装等效代码:HQFP240,1.37SQ,20封装形状:SQUARE
封装形式:FLATPACK, FINE PITCH峰值回流温度(摄氏度):220
电源:2.5,2.5/3.3 V可编程逻辑类型:LOADABLE PLD
认证状态:Not Qualified座面最大高度:4.1 mm
子类别:Field Programmable Gate Arrays最大供电电压:2.625 V
最小供电电压:2.375 V标称供电电压:2.5 V
表面贴装:YES技术:CMOS
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:32 mm
Base Number Matches:1

EP20K100RI240-2 数据手册

 浏览型号EP20K100RI240-2的Datasheet PDF文件第2页浏览型号EP20K100RI240-2的Datasheet PDF文件第3页浏览型号EP20K100RI240-2的Datasheet PDF文件第4页浏览型号EP20K100RI240-2的Datasheet PDF文件第5页浏览型号EP20K100RI240-2的Datasheet PDF文件第6页浏览型号EP20K100RI240-2的Datasheet PDF文件第7页 
APEX 20K  
Programmable Logic  
Device Family  
®
January 2001, ver. 3.3  
Data Sheet  
Industrys first programmable logic device (PLD) incorporating  
system-on-a-programmable-chip integration  
Features...  
MultiCoreTM architecture integrating look-up table (LUT) logic,  
product-term logic, and embedded memory  
LUT logic used for register-intensive functions  
Embedded system block (ESB) used to implement memory  
functions, including first-in first-out (FIFO) buffers, dual-port  
RAM, and content-addressable memory (CAM)  
ESB implementation of product-term logic used for  
combinatorial-intensive functions  
Preliminary  
Information  
High density  
30,000 to 1.5 million typical gates (see Tables 1 and 2)  
Up to 51,840 logic elements (LEs)  
Up to 442,368 RAM bits that can be used without reducing  
available logic  
Up to 3,456 product-term-based macrocells  
Table 1. APEX 20K Device Features  
Note (1)  
Feature  
EP20K30E EP20K60E EP20K100 EP20K100E EP20K160E EP20K200  
EP20K200E  
Maximum  
system  
gates  
113,000  
30,000  
162,000  
60,000  
263,000  
100,000  
263,000  
404,000  
526,000  
526,000  
Typical  
gates  
100,000  
160,000  
200,000  
200,000  
LEs  
1,200  
12  
2,560  
16  
4,160  
26  
4,160  
26  
6,400  
40  
8,320  
52  
8,320  
52  
ESBs  
Maximum  
RAM bits  
24,576  
32,768  
53,248  
53,248  
81,920  
106,496  
106,496  
Maximum  
192  
128  
256  
196  
416  
252  
416  
246  
640  
316  
832  
382  
832  
376  
macrocells  
Maximum  
user I/O  
pins  
Altera Corporation  
1
A-DS-APEX20K-03.3  

与EP20K100RI240-2相关器件

型号 品牌 获取价格 描述 数据表
EP20K100RI240-2ES ETC

获取价格

FPGA
EP20K100RI240-3 ETC

获取价格

Field Programmable Gate Array (FPGA)
EP20K100RI240-3ES ETC

获取价格

FPGA
EP20K100TC144-1 ETC

获取价格

Field Programmable Gate Array (FPGA)
EP20K100TC144-1ES ETC

获取价格

FPGA
EP20K100TC144-2 ETC

获取价格

Field Programmable Gate Array (FPGA)
EP20K100TC144-2ES ETC

获取价格

FPGA
EP20K100TC144-3 ETC

获取价格

Field Programmable Gate Array (FPGA)
EP20K100TC144-3ES ETC

获取价格

FPGA
EP20K100TC144-3N ALTERA

获取价格

Loadable PLD, 3.6ns, CMOS, PQFP144, TQFP-144