5秒后页面跳转
EBE21UE8ACUA-8E-E PDF预览

EBE21UE8ACUA-8E-E

更新时间: 2024-01-17 21:17:59
品牌 Logo 应用领域
尔必达 - ELPIDA 存储内存集成电路动态存储器双倍数据速率时钟
页数 文件大小 规格书
27页 262K
描述
2GB DDR2 SDRAM SO-DIMM

EBE21UE8ACUA-8E-E 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:SODIMM包装说明:DIMM, DIMM200,24
针数:200Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.32.00.36
风险等级:5.84Is Samacsys:N
访问模式:DUAL BANK PAGE BURST最长访问时间:0.4 ns
其他特性:AUTO/SELF REFRESH最大时钟频率 (fCLK):400 MHz
I/O 类型:COMMONJESD-30 代码:R-XZMA-N200
内存密度:17179869184 bit内存集成电路类型:DDR DRAM MODULE
内存宽度:64功能数量:1
端口数量:1端子数量:200
字数:268435456 words字数代码:256000000
工作模式:SYNCHRONOUS最高工作温度:85 °C
最低工作温度:组织:256MX64
输出特性:3-STATE封装主体材料:UNSPECIFIED
封装代码:DIMM封装等效代码:DIMM200,24
封装形状:RECTANGULAR封装形式:MICROELECTRONIC ASSEMBLY
峰值回流温度(摄氏度):NOT SPECIFIED电源:1.8 V
认证状态:Not Qualified刷新周期:8192
自我刷新:YES最大待机电流:0.16 A
子类别:DRAMs最大压摆率:3.04 mA
最大供电电压 (Vsup):1.9 V最小供电电压 (Vsup):1.7 V
标称供电电压 (Vsup):1.8 V表面贴装:NO
技术:CMOS温度等级:OTHER
端子形式:NO LEAD端子节距:0.6 mm
端子位置:ZIG-ZAG处于峰值回流温度下的最长时间:NOT SPECIFIED
Base Number Matches:1

EBE21UE8ACUA-8E-E 数据手册

 浏览型号EBE21UE8ACUA-8E-E的Datasheet PDF文件第19页浏览型号EBE21UE8ACUA-8E-E的Datasheet PDF文件第20页浏览型号EBE21UE8ACUA-8E-E的Datasheet PDF文件第21页浏览型号EBE21UE8ACUA-8E-E的Datasheet PDF文件第23页浏览型号EBE21UE8ACUA-8E-E的Datasheet PDF文件第24页浏览型号EBE21UE8ACUA-8E-E的Datasheet PDF文件第25页 
EBE21UE8ACUA  
6. tJIT (cc) is defined as the absolute difference in clock period between two consecutive clock cycles:  
tJIT (cc) = Max. of |tCKj+1 tCKj|  
tJIT (cc) is defines the cycle to cycle jitter when the DLL is already locked. tJIT (cc, lck) uses the same  
definition for cycle to cycle jitter, during the DLL locking period only. tJIT (cc) and tJIT (cc, lck) are not  
subject to production test.  
7. tERR (nper) is defined as the cumulative error across multiple consecutive cycles from tCK (avg).  
tERR (nper) is not subject to production test.  
n
tERR(nper) =  
tCKj n×tCK(avg))  
j =1  
2 n 50 for tERR (nper)  
8. These parameters are specified per their average values, however it is understood that the following  
relationship between the average timing and the absolute instantaneous timing hold at all times.  
(minimum and maximum of spec values are to be used for calculations in the table below.)  
Parameter  
Symbol  
min.  
max.  
Unit  
Absolute clock period  
tCK (abs) tCK (avg) min. + tJIT (per) min. tCK (avg) max. + tJIT (per) max. ps  
Absolute clock high pulse  
width  
tCH (avg) min. × tCK (avg) min. tCH (avg) max. × tCK (avg) max.  
tCH (abs)  
tCL (abs)  
ps  
ps  
+ tJIT (duty) min.  
tCL (avg) min. × tCK (avg) min. tCL (avg) max. × tCK (avg) max.  
+ tJIT (duty) min. + tJIT (duty) max.  
+ tJIT (duty) max.  
Absolute clock low pulse  
width  
Example: For DDR2-667, tCH(abs) min. = ( 0.48 × 3000 ps ) - 125ps = 1315ps  
Data Sheet E1217E10 (Ver. 1.0)  
22  

与EBE21UE8ACUA-8E-E相关器件

型号 品牌 描述 获取价格 数据表
EBE21UE8ACUA-8G-E ELPIDA 2GB DDR2 SDRAM SO-DIMM

获取价格

EBE21UE8ACWA ELPIDA 2GB Unbuffered DDR2 SDRAM DIMM

获取价格

EBE21UE8ACWA-6E-E ELPIDA 2GB Unbuffered DDR2 SDRAM DIMM

获取价格

EBE21UE8ACWA-8E-E ELPIDA 2GB Unbuffered DDR2 SDRAM DIMM

获取价格

EBE21UE8ACWA-8G-E ELPIDA 2GB Unbuffered DDR2 SDRAM DIMM

获取价格

EBE21UE8ACWB ELPIDA 2GB Unbuffered DDR2 SDRAM DIMM

获取价格