是否Rohs认证: | 不符合 | 生命周期: | Obsolete |
包装说明: | DIP, DIP14,.3 | Reach Compliance Code: | unknown |
风险等级: | 5.92 | JESD-30 代码: | R-PDIP-T14 |
JESD-609代码: | e0 | 逻辑集成电路类型: | AND-OR-INVERT GATE |
最大I(ol): | 0.02 A | 端子数量: | 14 |
最高工作温度: | 70 °C | 最低工作温度: | |
封装主体材料: | PLASTIC/EPOXY | 封装代码: | DIP |
封装等效代码: | DIP14,.3 | 封装形状: | RECTANGULAR |
封装形式: | IN-LINE | 电源: | 5 V |
最大电源电流(ICC): | 16 mA | Prop。Delay @ Nom-Sup: | 8 ns |
施密特触发器: | NO | 子类别: | Gates |
标称供电电压 (Vsup): | 5 V | 表面贴装: | NO |
技术: | TTL | 温度等级: | COMMERCIAL |
端子面层: | Tin/Lead (Sn/Pb) | 端子形式: | THROUGH-HOLE |
端子节距: | 2.54 mm | 端子位置: | DUAL |
Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
DM74S64N/B+ | NSC |
获取价格 |
2/2/3/4-input AND-NOR Gate | |
DM74S65N | ETC |
获取价格 |
2/2/3/4-input AND-NOR Gate | |
DM74S65N/A+ | ETC |
获取价格 |
2/2/3/4-input AND-NOR Gate | |
DM74S65N/B+ | ETC |
获取价格 |
2/2/3/4-input AND-NOR Gate | |
DM74S74 | FAIRCHILD |
获取价格 |
Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear, and Complementary Outputs | |
DM74S74CW | FAIRCHILD |
获取价格 |
D Flip-Flop, S Series, 2-Func, Positive Edge Triggered, 1-Bit, Complementary Output, TTL, | |
DM74S74J | TI |
获取价格 |
IC,FLIP-FLOP,DUAL,D TYPE,S-TTL,DIP,14PIN,CERAMIC | |
DM74S74M | FAIRCHILD |
获取价格 |
Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear, and Complementary Outputs | |
DM74S74MX | FAIRCHILD |
获取价格 |
Dual D-Type Flip-Flop | |
DM74S74N | FAIRCHILD |
获取价格 |
Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear, and Complementary Outputs |