5秒后页面跳转
DM74LS190N PDF预览

DM74LS190N

更新时间: 2024-11-05 23:00:43
品牌 Logo 应用领域
美国国家半导体 - NSC 计数器逻辑集成电路光电二极管
页数 文件大小 规格书
8页 168K
描述
Synchronous 4-Bit Up/Down Counters with Mode Control

DM74LS190N 技术参数

是否Rohs认证:不符合生命周期:Obsolete
包装说明:DIP, DIP16,.3Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.31
Is Samacsys:N其他特性:TCO OUTPUT
计数方向:BIDIRECTIONAL系列:LS
JESD-30 代码:R-PDIP-T16JESD-609代码:e0
长度:21.755 mm负载电容(CL):15 pF
负载/预设输入:YES逻辑集成电路类型:DECADE COUNTER
最大频率@ Nom-Sup:20000000 Hz最大I(ol):0.008 A
工作模式:SYNCHRONOUS位数:4
功能数量:1端子数量:16
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:DIP
封装等效代码:DIP16,.3封装形状:RECTANGULAR
封装形式:IN-LINE峰值回流温度(摄氏度):NOT SPECIFIED
电源:5 V最大电源电流(ICC):35 mA
传播延迟(tpd):36 ns认证状态:Not Qualified
座面最大高度:5.08 mm子类别:Counters
最大供电电压 (Vsup):5.25 V最小供电电压 (Vsup):4.75 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:TTL温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:7.62 mm最小 fmax:20 MHz
Base Number Matches:1

DM74LS190N 数据手册

 浏览型号DM74LS190N的Datasheet PDF文件第2页浏览型号DM74LS190N的Datasheet PDF文件第3页浏览型号DM74LS190N的Datasheet PDF文件第4页浏览型号DM74LS190N的Datasheet PDF文件第5页浏览型号DM74LS190N的Datasheet PDF文件第6页浏览型号DM74LS190N的Datasheet PDF文件第7页 
May 1989  
DM54LS190/DM74LS190, DM54LS191/DM74LS191  
Synchronous 4-Bit Up/Down Counters with Mode Control  
General Description  
These circuits are synchronous, reversible, up/down coun-  
ters. The LS191 is a 4-bit binary counter and the LS190 is a  
BCD counter. Synchronous operation is provided by having  
all flip-flops clocked simultaneously, so that the outputs  
change simultaneously when so instructed by the steering  
logic. This mode of operation eliminates the output counting  
spikes normally associated with asynchronous (ripple clock)  
counters.  
Two outputs have been made available to perform the cas-  
cading function: ripple clock and maximum/minimum count.  
The latter output produces a high-level output pulse with a  
duration approximately equal to one complete cycle of the  
clock when the counter overflows or underflows. The ripple  
clock output produces a low-level output pulse equal in  
width to the low-level portion of the clock input when an  
overflow or underflow condition exists. The counters can be  
easily cascaded by feeding the ripple clock output to the  
enable input of the succeeding counter if parallel clocking is  
used, or to the clock input if parallel enabling is used. The  
maximum/minimum count output can be used to accom-  
plish look-ahead for high-speed operation.  
The outputs of the four master-slave flip-flops are triggered  
on a low-to-high level transition of the clock input, if the  
enable input is low. A high at the enable input inhibits count-  
ing. Level changes at either the enable input or the down/  
up input should be made only when the clock input is high.  
The direction of the count is determined by the level of the  
down/up input. When low, the counter counts up and when  
high, it counts down.  
Features  
Y
Counts 8-4-2-1 BCD or binary  
Y
Single down/up count control line  
These counters are fully programmable; that is, the outputs  
may be preset to either level by placing a low on the load  
input and entering the desired data at the data inputs. The  
output will change independent of the level of the clock in-  
put. This feature allows the counters to be used as modulo-  
N dividers by simply modifying the count length with the  
preset inputs.  
Y
Count enable control input  
Y
Ripple clock output for cascading  
Y
Asynchronously presettable with load control  
Y
Parallel outputs  
Y
Cascadable for n-bit applications  
Y
Average propagation delay 20 ns  
The clock, down/up, and load inputs are buffered to lower  
the drive requirement; which significantly reduces the num-  
ber of clock drivers, etc., required for long parallel words.  
Y
Typical clock frequency 25 MHz  
Y
Typical power dissipation 100 mW  
Connection Diagram  
Dual-In-Line-Package  
TL/F/6405-1  
Order Number DM54LS190J, DM54LS191J, DM54LS190W,  
DM54LS191W, DM74LS190M, DM74LS191M, DM74LS190N, or DM74LS191N  
See NS Package Number  
J16A, M16A, N16A or W16A  
C
1995 National Semiconductor Corporation  
TL/F/6405  
RRD-B30M105/Printed in U. S. A.  

与DM74LS190N相关器件

型号 品牌 获取价格 描述 数据表
DM74LS190N/A+ TI

获取价格

IC,COUNTER,UP/DOWN,DECADE,LS-TTL,DIP,16PIN,PLASTIC
DM74LS190N/B+ TI

获取价格

IC,COUNTER,UP/DOWN,DECADE,LS-TTL,DIP,16PIN,PLASTIC
DM74LS191 FAIRCHILD

获取价格

Synchronous 4-Bit Up/Down Counter with Mode Control
DM74LS191 NSC

获取价格

Synchronous 4-Bit Up/Down Counters with Mode Control
DM74LS191J TI

获取价格

IC,COUNTER,UP/DOWN,4-BIT BINARY,LS-TTL,DIP,16PIN,CERAMIC
DM74LS191J/A+ ETC

获取价格

Synchronous Up/Down Counter
DM74LS191M FAIRCHILD

获取价格

Synchronous 4-Bit Up/Down Counter with Mode Control
DM74LS191M NSC

获取价格

Synchronous 4-Bit Up/Down Counters with Mode Control
DM74LS191MX FAIRCHILD

获取价格

Synchronous Up/Down Counter
DM74LS191N FAIRCHILD

获取价格

Synchronous 4-Bit Up/Down Counter with Mode Control