5秒后页面跳转
CYRF7936-40LTXC PDF预览

CYRF7936-40LTXC

更新时间: 2024-01-23 14:32:56
品牌 Logo 应用领域
赛普拉斯 - CYPRESS /
页数 文件大小 规格书
21页 605K
描述
2.4 GHz CyFi Transceiver

CYRF7936-40LTXC 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:QFN包装说明:HVQCCN, LCC40,.24SQ,20
针数:40Reach Compliance Code:compliant
ECCN代码:5A991.GHTS代码:8542.39.00.01
Factory Lead Time:1 week风险等级:8.42
JESD-30 代码:S-XQCC-N40JESD-609代码:e4
长度:6 mm湿度敏感等级:3
功能数量:1端子数量:40
最高工作温度:70 °C最低工作温度:
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装等效代码:LCC40,.24SQ,20封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):260
电源:2.5/3.3 V认证状态:Not Qualified
座面最大高度:1 mm子类别:Other Telecom ICs
标称供电电压:2.4 V表面贴装:YES
电信集成电路类型:TELECOM CIRCUIT温度等级:COMMERCIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:NO LEAD
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:6 mm
Base Number Matches:1

CYRF7936-40LTXC 数据手册

 浏览型号CYRF7936-40LTXC的Datasheet PDF文件第2页浏览型号CYRF7936-40LTXC的Datasheet PDF文件第3页浏览型号CYRF7936-40LTXC的Datasheet PDF文件第4页浏览型号CYRF7936-40LTXC的Datasheet PDF文件第6页浏览型号CYRF7936-40LTXC的Datasheet PDF文件第7页浏览型号CYRF7936-40LTXC的Datasheet PDF文件第8页 
CYRF7936  
SPI communication may be described as the following:  
Functional Block Overview  
Command Direction (bit 7) = ‘1’ enables SPI write transaction.  
When it equals a ‘0’, it enables SPI read transactions.  
2.4 GHz CyFi Radio Modem  
The CyFi radio Modem is a dual conversion low IF architecture  
optimized for power, range, and robustness. The CyFi radio  
modem employs channel-matched filters to achieve high  
performance in the presence of interference. An integrated  
Power Amplifier (PA) provides up to +4 dBm transmit power, with  
an output power control range of 34 dB in seven steps. The  
supply current of the device is reduced as the RF output power  
is reduced.  
Command Increment (bit 6) = ‘1’ enables SPI auto address  
increment. When set, the address field automatically  
increments at the end of each data byte in a burst access.  
Otherwise the same address is accessed.  
Six bits of address  
Eight bits of data  
The device receives SCK from an application MCU on the SCK  
pin. Data from the application MCU is shifted in on the MOSI pin.  
Data to the application MCU is shifted out on the MISO pin. The  
active LOW Slave Select (SS#) pin must be asserted to initiate  
an SPI transfer.  
Table 2. Internal PA Output Power Step Table  
PA Setting  
Typical Output Power (dBm)  
7
6
5
4
3
2
1
0
+4  
0
The application MCU can initiate SPI data transfers using a  
multibyte transaction. The first byte is the Command/Address  
byte, and the following bytes are the data bytes shown in Table 3  
through Figure 6 on page 6.  
–5  
–13  
–18  
–24  
–30  
–35  
The SPI communications interface has a burst mechanism,  
where the first byte can be followed by as many data bytes as  
required. A burst transaction is terminated by deasserting the  
slave select (SS# = 1).  
The SPI communications interface single read and burst read  
sequences are shown in Figure 4 and Figure 5 on page 6,  
respectively.  
Frequency Synthesizer  
The SPI communications interface single write and burst write  
sequences are shown in Figure 6 and Figure 7 on page 6,  
respectively.  
Before transmission or reception may begin, the frequency  
synthesizer must settle. The settling time varies depending on  
channel; 25 fast channels are provided with a maximum settling  
time of 100 µs.  
This interface may be optionally operated in a 3-pin mode with  
the MISO and MOSI functions combined in a single bidirectional  
data pin (SDAT). When using 3-pin mode, user firmware must  
ensure that the MOSI pin on the MCU is in a high impedance  
state except when MOSI is actively transmitting data.  
The ‘fast channels’ (less than 100 µs settling time) are every third  
channel, starting at 0 up to and including 72 (for example, 0, 3,  
6, 9 …. 69, 72).  
Baseband and Framer  
The device registers may be written to or read from one byte at  
a time, or several sequential register locations may be written or  
read in a single SPI transaction using incrementing burst mode.  
In addition to single byte configuration registers, the device  
includes register files. Register files are FIFOs written to and  
read from using nonincrementing burst SPI transactions.  
The baseband and framer blocks provide the DSSS encoding  
and decoding, SOP generation and reception, CRC16  
generation and checking, and EOP detection and length field.  
Packet Buffers and Radio Configuration Registers  
The IRQ pin function may be optionally multiplexed onto the  
MOSI pin. When this option is enabled, the IRQ function is not  
available while the SS# pin is LOW. When using this  
configuration, user firmware must ensure that the MOSI pin on  
the MCU is in a high impedance state whenever the SS# pin is  
HIGH.  
Packet data and configuration registers are accessed through  
the SPI interface. All configuration registers are directly  
addressed through the address field in the SPI packet.  
Configuration registers allow configuration of DSSS PN codes,  
data rate, operating mode, interrupt masks, interrupt status, and  
so on.  
The SPI interface is not dependent on the internal 12 MHz clock.  
Registers may therefore be read from or written to when the  
device is in sleep mode, and the 12 MHz oscillator disabled.  
SPI Interface  
The CYRF7936 IC has an SPI interface supporting  
communication between an application MCU and one or more  
slave devices (including the CYRF7936). The SPI interface  
supports single-byte and multi-byte serial transfers using either  
4-pin or 3-pin interfacing. The SPI communications interface  
consists of Slave Select (SS#), Serial Clock (SCK), Master  
Out-Slave In (MOSI), Master In-Slave Out (MISO), or Serial Data  
(SDAT).  
The SPI interface and the IRQ and RST pins have a separate  
voltage reference pin (VIO). This enables the device to interface  
directly to MCUs operating at voltages below the CYRF7936 IC  
supply voltage.  
Document Number: 001-48013 Rev*B  
Page 5 of 21  
[+] Feedback  

与CYRF7936-40LTXC相关器件

型号 品牌 描述 获取价格 数据表
CYRF89135 CYPRESS 8-bit flash based MCU function and 2.4-GHz WirelessUSB NL radio transceiver function in a

获取价格

CYRF89135-68LTXC CYPRESS 8-bit flash based MCU function and 2.4-GHz WirelessUSB NL radio transceiver function in a

获取价格

CYRF89235 CYPRESS PRoC™ USB

获取价格

CYRF89235-40LTXC CYPRESS PRoC™ USB

获取价格

CYRF8935_13 CYPRESS WirelessUSB™-NL 2.4 GHz Low Power Radio

获取价格

CYRF89435 CYPRESS PRoC™ - CapSense®

获取价格