5秒后页面跳转
CY74FCT163543TSSOP PDF预览

CY74FCT163543TSSOP

更新时间: 2024-02-16 12:41:07
品牌 Logo 应用领域
德州仪器 - TI /
页数 文件大小 规格书
7页 67K
描述
16-Bit Latched Transceiver

CY74FCT163543TSSOP 技术参数

是否Rohs认证: 不符合生命周期:Transferred
零件包装代码:SSOP包装说明:0.300 INCH, 0.025 INCH PITCH, SSOP-56
针数:56Reach Compliance Code:not_compliant
风险等级:5.34Is Samacsys:N
其他特性:WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION控制类型:INDEPENDENT CONTROL
计数方向:BIDIRECTIONAL系列:FCT
JESD-30 代码:R-PDSO-G56JESD-609代码:e0
长度:18.415 mm负载电容(CL):50 pF
逻辑集成电路类型:REGISTERED BUS TRANSCEIVER最大I(ol):0.024 A
位数:8功能数量:2
端口数量:2端子数量:56
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装等效代码:SSOP56,.4封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, SHRINK PITCH包装方法:TAPE AND REEL
电源:3/3.3 VProp。Delay @ Nom-Sup:5.1 ns
传播延迟(tpd):5.6 ns认证状态:Not Qualified
座面最大高度:2.794 mm子类别:Bus Driver/Transceivers
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):2.7 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.635 mm端子位置:DUAL
翻译:N/A宽度:7.5 mm
Base Number Matches:1

CY74FCT163543TSSOP 数据手册

 浏览型号CY74FCT163543TSSOP的Datasheet PDF文件第1页浏览型号CY74FCT163543TSSOP的Datasheet PDF文件第2页浏览型号CY74FCT163543TSSOP的Datasheet PDF文件第3页浏览型号CY74FCT163543TSSOP的Datasheet PDF文件第5页浏览型号CY74FCT163543TSSOP的Datasheet PDF文件第6页浏览型号CY74FCT163543TSSOP的Datasheet PDF文件第7页 
CY74FCT163543  
Power Supply Characteristics  
Parameter  
Description  
Test Conditions  
Typ.[5]  
Max.  
Unit  
ICC  
Quiescent Power Supply Current VCC=Max.  
V
V
IN0.2V,  
INVCC0.2V  
0.1  
10  
µA  
ICC  
QuiescentPowerSupplyCurrent VCC=Max.  
(TTL inputs HIGH)  
VIN=VCC-0.6V[8]  
2.0  
50  
30  
75  
µA  
ICCD  
Dynamic Power Supply  
Current[9]  
VCC=Max., One Input  
Toggling, 50% Duty Cycle,  
Outputs Open, OE=GND  
VIN=VCC or  
VIN=GND  
µA/MHz  
IC  
Total Power Supply Current[10]  
VCC=Max., f1=10 MHz,  
50% Duty Cycle, Outputs  
Open, One Bit Toggling,  
OE=GND  
VIN=VCC or  
VIN=GND  
0.5  
0.5  
2.0  
2.0  
0.8  
0.8  
mA  
mA  
mA  
mA  
VIN=VCC-0.6V or  
VIN=GND  
VCC=Max., f1=2.5 MHz,  
50% Duty Cycle, Outputs  
Open, Sixteen Bits Toggling,  
OE=GND  
VIN=VCC or  
VIN=GND  
3.0[11]  
3.3[11]  
VIN=VCC-0.6V or  
VIN=GND  
Switching Characteristics Over the Operating Range VCC = 3.0V to 3.6V[12,15]  
CY74FCT163543A CY74FCT163543C  
Parameter  
Description  
Min.  
Max.  
Min.  
Max.  
Unit  
Fig. No.[13]  
tPLH  
tPHL  
Propagation Delay, Transparent Mode  
A to B or B to A  
1.5  
6.5  
1.5  
5.1  
5.6  
7.8  
ns  
1, 3  
tPLH  
tPHL  
Propagation Delay  
LEBA to A, LEAB to B  
1.5  
1.5  
8.0  
9.0  
1.5  
1.5  
ns  
ns  
1, 5  
tPZH  
tPZL  
Output Enable Time  
OEBA or OEAB to A or B  
CEBA or CEAB to A or B  
1, 7, 8  
tPHZ  
tPLZ  
Output Disable Time  
OEBA or OEAB to A or B  
CEBA or CEAB to A or B  
1.5  
7.5  
1.5  
6.5  
ns  
1, 7, 8  
tSU  
tH  
Set-up Time HIGH or LOW  
A or B to LEAB or LEBA  
2.0  
2.0  
2.0  
2.0  
ns  
ns  
4
4
Hold Time HIGH or LOW  
A or B to LEAB or LEBA  
tW  
LEBA or LEAB Pulse Width LOW  
Output Skew[14]  
4.0  
4.0  
ns  
ns  
5
tSK(O)  
0.5  
0.5  
Notes:  
8. Per TTL driven input; all other inputs at VCC or GND.  
9. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.  
10.  
=
=
=
=
=
=
=
=
=
=
=
IQUIESCENT + IINPUTS + IDYNAMIC  
IC  
ICC+ICCDHNT+ICCD(f0NC /2 + f1N1)  
Quiescent Current with CMOS input levels  
Power Supply Current for a TTL HIGH input (VIN=3.4V)  
Duty Cycle for TTL inputs HIGH  
ICC  
ICC  
DH  
NT  
ICCD  
f0  
NC  
f1  
N1  
Number of TTL inputs at DH  
Dynamic Current caused by an input transition pair (HLH or LHL)  
Clock frequency for registered devices, otherwise zero  
Number of clock inputs changing at f1  
Input signal frequency  
Number of inputs changing at f1  
All currents are in milliamps and all frequencies are in megahertz.  
11. Values for these conditions are examples of the ICC formula. These limits are specified but not tested.  
12. Minimum limits are specified but not tested on Propagation Delays.  
13. See “Parameter Measurement Information” in the General Information section.  
14. Skew between any two outputs of the same package switching in the same directional. This parameter is ensured by design.  
15. For VCC =2.7, propagation delay, output enable and output disable times should be degraded by 20%.  
4

与CY74FCT163543TSSOP相关器件

型号 品牌 描述 获取价格 数据表
CY74FCT163646 TI 16-Bit Registered Transceiver

获取价格

CY74FCT163646APAC CYPRESS Registered Bus Transceiver, FCT Series, 2-Func, 8-Bit, True Output, CMOS, PDSO56, 0.240 IN

获取价格

CY74FCT163646APACT CYPRESS Registered Bus Transceiver, FCT Series, 2-Func, 8-Bit, True Output, CMOS, PDSO56, 0.240 IN

获取价格

CY74FCT163646APVC CYPRESS Registered Bus Transceiver, FCT Series, 2-Func, 8-Bit, True Output, CMOS, PDSO56, 0.300 IN

获取价格

CY74FCT163646CPAC TI 16-Bit Bus Transceivers and Registers with 3-State Outputs 56-TSSOP -40 to 85

获取价格

CY74FCT163646CPAC CYPRESS Registered Bus Transceiver, FCT Series, 2-Func, 8-Bit, True Output, CMOS, PDSO56, 0.240 IN

获取价格