5秒后页面跳转
CD74ACT109M96 PDF预览

CD74ACT109M96

更新时间: 2024-11-06 03:15:07
品牌 Logo 应用领域
德州仪器 - TI 触发器逻辑集成电路光电二极管
页数 文件大小 规格书
10页 338K
描述
DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

CD74ACT109M96 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP16,.25针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:0.69
系列:ACTJESD-30 代码:R-PDSO-G16
JESD-609代码:e4长度:9.9 mm
负载电容(CL):50 pF逻辑集成电路类型:J-KBAR FLIP-FLOP
最大频率@ Nom-Sup:100000000 Hz最大I(ol):0.024 A
湿度敏感等级:1位数:2
功能数量:2端子数量:16
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP16,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TR峰值回流温度(摄氏度):260
电源:5 V最大电源电流(ICC):0.04 mA
Prop。Delay @ Nom-Sup:11.1 ns传播延迟(tpd):10.3 ns
认证状态:Not Qualified施密特触发器:No
座面最大高度:1.75 mm子类别:FF/Latch
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:3.91 mm最小 fmax:100 MHz
Base Number Matches:1

CD74ACT109M96 数据手册

 浏览型号CD74ACT109M96的Datasheet PDF文件第2页浏览型号CD74ACT109M96的Datasheet PDF文件第3页浏览型号CD74ACT109M96的Datasheet PDF文件第4页浏览型号CD74ACT109M96的Datasheet PDF文件第5页浏览型号CD74ACT109M96的Datasheet PDF文件第6页浏览型号CD74ACT109M96的Datasheet PDF文件第7页 
CD54ACT109, CD74ACT109  
DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS  
WITH CLEAR AND PRESET  
SCHS327 – JANUARY 2003  
CD54ACT109 . . . F PACKAGE  
CD74ACT109 . . . E OR M PACKAGE  
(TOP VIEW)  
Inputs Are TTL-Voltage Compatible  
Speed of Bipolar F, AS, and S, With  
Significantly Reduced Power Consumption  
1CLR  
1J  
V
CC  
2CLR  
2J  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
Balanced Propagation Delays  
±24-mA Output Drive Current  
– Fanout to 15 F Devices  
1K  
1CLK  
1PRE  
1Q  
2K  
SCR-Latchup-Resistant CMOS Process and  
Circuit Design  
2CLK  
11 2PRE  
Exceeds 2-kV ESD Protection Per  
MIL-STD-883, Method 3015  
10  
9
1Q  
2Q  
2Q  
GND  
description/ordering information  
The ’ACT109 devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset  
(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE  
and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements are transferred to  
the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and  
isnotdirectlyrelatedtotherisetimeoftheclockpulse. Followingthehold-timeinterval, dataattheJandKinputs  
can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle  
flip-flops by grounding K and tying J high. They also can perform as D-type flip-flops if J and K are tied together.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
PDIP – E  
SOIC – M  
CDIP – F  
Tube  
Tube  
CD74ACT109E  
CD74ACT109M  
CD74ACT109E  
–55°C to 125°C  
ACT109M  
Tape and reel CD74ACT109M96  
Tube CD54ACT109F3A  
CD54ACT109F3A  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines  
are available at www.ti.com/sc/package.  
FUNCTION TABLE  
(each flip-flop)  
INPUTS  
OUTPUTS  
PRE  
L
CLR  
H
CLK  
X
J
X
X
X
L
K
X
X
X
L
Q
H
L
Q
L
H
L
X
H
H
L
L
X
H
H
H
L
H
H
H
H
L
L
Toggle  
H
H
H
H
X
Q0  
H
Q0  
L
H
H
H
X
H
H
L
Q0  
Q0  
Unpredictableand unstable condition if both PRE and CLR  
go high simultaneously after both being low at the same  
time  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2003, Texas Instruments Incorporated  
On products compliant to MIL-PRF-38535, all parameters are tested  
unless otherwise noted. On all other products, production  
processing does not necessarily include testing of all parameters.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

CD74ACT109M96 替代型号

型号 品牌 替代类型 描述 数据表
CD74ACT109M96E4 TI

完全替代

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD54ACT109F3A TI

完全替代

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD54AC109F3A TI

完全替代

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

与CD74ACT109M96相关器件

型号 品牌 获取价格 描述 数据表
CD74ACT109M96E4 TI

获取价格

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD74ACT109M96G4 TI

获取价格

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD74ACT109ME4 TI

获取价格

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD74ACT109MG4 TI

获取价格

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD74ACT10E TI

获取价格

Triple 3-Input NAND Gate
CD74ACT10E ROCHESTER

获取价格

ACT SERIES, TRIPLE 3-INPUT NAND GATE, PDIP14, PACKAGE-14
CD74ACT10EE4 TI

获取价格

Triple 3-Input NAND Gates 14-PDIP -55 to 125
CD74ACT10EN ETC

获取价格

Logic IC
CD74ACT10EX GE

获取价格

IC,LOGIC GATE,3 3-INPUT NAND,ACT-CMOS,DIP,14PIN,PLASTIC
CD74ACT10F ETC

获取价格

Logic IC