5秒后页面跳转
ATF1504ASV-15AU44 PDF预览

ATF1504ASV-15AU44

更新时间: 2024-02-09 11:04:33
品牌 Logo 应用领域
爱特美尔 - ATMEL 可编程逻辑器件输入元件异步传输模式ATM时钟
页数 文件大小 规格书
31页 559K
描述
Low-voltage, Complex Programmable Logic Device

ATF1504ASV-15AU44 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:QFP包装说明:TQFP, TQFP44,.47SQ,32
针数:44Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.31.00.01
Factory Lead Time:1 week风险等级:8.17
其他特性:YES最大时钟频率:100 MHz
系统内可编程:YESJESD-30 代码:S-PQFP-G44
JESD-609代码:e3JTAG BST:YES
长度:10 mm湿度敏感等级:3
专用输入次数:I/O 线路数量:32
宏单元数:64端子数量:44
最高工作温度:85 °C最低工作温度:-40 °C
组织:0 DEDICATED INPUTS, 32 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:TQFP
封装等效代码:TQFP44,.47SQ,32封装形状:SQUARE
封装形式:FLATPACK, THIN PROFILE电源:2.5/3.3,3.3 V
可编程逻辑类型:EE PLD传播延迟:15 ns
认证状态:Not Qualified座面最大高度:1.2 mm
子类别:Programmable Logic Devices最大供电电压:3.6 V
最小供电电压:3 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Matte Tin (Sn)
端子形式:GULL WING端子节距:0.8 mm
端子位置:QUAD宽度:10 mm
Base Number Matches:1

ATF1504ASV-15AU44 数据手册

 浏览型号ATF1504ASV-15AU44的Datasheet PDF文件第5页浏览型号ATF1504ASV-15AU44的Datasheet PDF文件第6页浏览型号ATF1504ASV-15AU44的Datasheet PDF文件第7页浏览型号ATF1504ASV-15AU44的Datasheet PDF文件第9页浏览型号ATF1504ASV-15AU44的Datasheet PDF文件第10页浏览型号ATF1504ASV-15AU44的Datasheet PDF文件第11页 
Input Diagram  
I/O Diagram  
Speed/Power  
Management  
The ATF1504ASV(L) has several built-in speed and power management features. The  
ATF1504ASV(L) contains circuitry that automatically puts the device into a low power  
standby mode when no logic transitions are occurring. This not only reduces power con-  
sumption during inactive periods, but also provides proportional power savings for most  
applications running at system speeds below 5 MHz. This feature may be selected as a  
device option.  
To further reduce power, each ATF1504ASV(L) macrocell has a reduced-power bit fea-  
ture. This feature allows individual macrocells to be configured for maximum power  
savings. This feature may be selected as a design option.  
All ATF1504ASV(L) also have an optional power-down mode. In this mode, current  
drops to below 5 mA. When the power-down option is selected, either PD1 or PD2 pins  
(or both) can be used to power down the part. The power-down option is selected in the  
design source file. When enabled, the device goes into power down when either PD1 or  
PD2 is high. In the power-down mode, all internal logic signals are latched and held, as  
are any enabled outputs.  
All pin transitions are ignored until the PD pin is brought low. When the power-down fea-  
ture is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However,  
the pin’s macrocell may still be used to generate buried foldback and cascade logic  
signals.  
8
ATF1504ASV(L)  
1409J–PLD–6/05  

与ATF1504ASV-15AU44相关器件

型号 品牌 描述 获取价格 数据表
ATF1504ASV-15JC44 ATMEL Low-voltage, Complex Programmable Logic Device

获取价格

ATF1504ASV-15JC68 ATMEL Low-voltage, Complex Programmable Logic Device

获取价格

ATF1504ASV-15JC84 ATMEL Low-voltage, Complex Programmable Logic Device

获取价格

ATF1504ASV-15JI44 ATMEL Low-voltage, Complex Programmable Logic Device

获取价格

ATF1504ASV-15JI68 ATMEL Low-voltage, Complex Programmable Logic Device

获取价格

ATF1504ASV-15JI84 ATMEL Low-voltage, Complex Programmable Logic Device

获取价格