5秒后页面跳转
AD5512AACPZ-500RL7 PDF预览

AD5512AACPZ-500RL7

更新时间: 2024-01-31 22:26:25
品牌 Logo 应用领域
亚德诺 - ADI 转换器
页数 文件大小 规格书
24页 429K
描述
2.7 V to 5.5 V, Serial-Input, Voltage-Output, 12-Bit nanoDAC™ in 16-lead 3 mm x 3 mm LFCSP

AD5512AACPZ-500RL7 技术参数

Source Url Status Check Date:2013-05-01 14:56:13.049是否无铅: 含铅
是否Rohs认证: 符合生命周期:Active
零件包装代码:QFN包装说明:HVQCCN, LCC16,.12SQ,20
针数:16Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.79最大模拟输出电压:4.5 V
最小模拟输出电压:-2 V转换器类型:D/A CONVERTER
输入位码:BINARY输入格式:SERIAL
JESD-30 代码:S-XQCC-N16长度:3 mm
最大线性误差 (EL):0.0244%位数:12
功能数量:1端子数量:16
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装等效代码:LCC16,.12SQ,20封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):NOT SPECIFIED
电源:3/5 V认证状态:Not Qualified
座面最大高度:0.8 mm标称安定时间 (tstl):1 µs
子类别:Other Converters最大压摆率:0.15 mA
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:3 mmBase Number Matches:1

AD5512AACPZ-500RL7 数据手册

 浏览型号AD5512AACPZ-500RL7的Datasheet PDF文件第3页浏览型号AD5512AACPZ-500RL7的Datasheet PDF文件第4页浏览型号AD5512AACPZ-500RL7的Datasheet PDF文件第5页浏览型号AD5512AACPZ-500RL7的Datasheet PDF文件第7页浏览型号AD5512AACPZ-500RL7的Datasheet PDF文件第8页浏览型号AD5512AACPZ-500RL7的Datasheet PDF文件第9页 
AD5512A/AD5542A  
TIMING CHARACTERISTICS  
VDD = 5 V, 2.5 V ≤ VREF ≤ VDD, VINH = 90% of VLOGIC, VINL = 10% of VLOGIC, AGND = DGND = 0 V, unless otherwise noted.  
Table 5.  
Parameter1, 2 Limit 1.8 ≤ VLOGIC ≤ 2.7 V3 Limit 2.7 V ≤ VLOGIC ≤ 5.5 V4  
Unit  
Description  
fSCLK  
t1  
t2  
14  
70  
35  
35  
5
50  
20  
10  
10  
5
MHz max SCLK cycle frequency  
ns min  
ns min  
ns min  
ns min  
ns min  
ns min  
ns min  
ns min  
ns min  
ns min  
ns min  
ns min  
ns min  
ns  
SCLK cycle time  
SCLK high time  
t3  
SCLK low time  
t4  
CS low to SCLK high setup  
CS high to SCLK high setup  
SCLK high to CS low hold time  
SCLK high to CS high hold time  
Data setup time  
t5  
5
5
t6  
5
5
t7  
10  
35  
5
5
t8  
10  
4
t9  
Data hold time (VINH = 90% of VDD, VINL = 10% of VDD  
Data hold time (VINH = 3 V, VINL = 0 V)  
LDAC pulsewidth  
)
t9  
5
5
t10  
t11  
t12  
t13  
20  
10  
15  
15  
20  
10  
15  
15  
CS high to LDAC low setup  
CS high time between active periods  
CLR pulsewidth  
1 Guaranteed by design and characterization, not production tested.  
2 All input signals are specified with tR = tF = 1 ns/V and timed from a voltage level of (VINL + VINH)/2.  
3 −40°C < TA < +105°C.  
4 −40°C < TA < +125°C.  
t1  
SCLK  
t2  
t3  
t6  
t5  
t7  
t4  
CS  
t12  
t8  
t9  
1
DB15  
DB11  
DIN  
2
t11  
t10  
LDAC  
t13  
CLR  
NOTES  
1. FOR AD5542A = DB15.  
2. FOR AD5512A = DB11.  
Figure 3. Timing Diagram  
Rev. A | Page 6 of 24  
 
 

与AD5512AACPZ-500RL7相关器件

型号 品牌 描述 获取价格 数据表
AD5512AACPZ-REEL7 ROCHESTER SERIAL INPUT LOADING, 1 us SETTLING TIME, 12-BIT DAC, QCC16, 3 X 3 MM, ROHS COMPLIANT, MO-

获取价格

AD5512AACPZ-REEL7 ADI 2.7 V to 5.5 V, Serial-Input, Voltage-Output, 12-Bit nanoDAC&trade; in 16-lead 3 mm x

获取价格

AD5516 ADI 16-Channel, 12-Bit Voltage-Output DAC with 14-Bit Increment Mode

获取价格

AD5516_03 ADI 16-Channel, 12-Bit Voltage-Output DAC with 14-Bit Increment Mode

获取价格

AD5516-1 ADI 16-Channel, 12-Bit Voltage-Output DAC with 14-Bit Increment Mode

获取价格

AD5516-2 ADI 16-Channel, 12-Bit Voltage-Output DAC with 14-Bit Increment Mode

获取价格