5秒后页面跳转
9FG108DFLF PDF预览

9FG108DFLF

更新时间: 2024-02-23 13:47:58
品牌 Logo 应用领域
艾迪悌 - IDT 晶体时钟发生器微控制器和处理器外围集成电路光电二极管PC
页数 文件大小 规格书
18页 165K
描述
Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA

9FG108DFLF 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP48,.3,20针数:48
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:1.4
JESD-30 代码:R-PDSO-G48JESD-609代码:e3
长度:12.5 mm湿度敏感等级:1
端子数量:48最高工作温度:70 °C
最低工作温度:最大输出时钟频率:400 MHz
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP48,.3,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
电源:3.3 V主时钟/晶体标称频率:28 MHz
认证状态:Not Qualified座面最大高度:1.2 mm
子类别:Clock Generators最大压摆率:205 mA
最大供电电压:3.465 V最小供电电压:3.135 V
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Matte Tin (Sn) - annealed端子形式:GULL WING
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:6.1 mm
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, PROCESSOR SPECIFICBase Number Matches:1

9FG108DFLF 数据手册

 浏览型号9FG108DFLF的Datasheet PDF文件第5页浏览型号9FG108DFLF的Datasheet PDF文件第6页浏览型号9FG108DFLF的Datasheet PDF文件第7页浏览型号9FG108DFLF的Datasheet PDF文件第9页浏览型号9FG108DFLF的Datasheet PDF文件第10页浏览型号9FG108DFLF的Datasheet PDF文件第11页 
ICS9FG108D  
Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA  
General SMBus serial interface information for the ICS9FG108D  
How to Write:  
How to Read:  
• Controller (host) will send start bit.  
• Controller (host) sends the write address DC(h)  
• ICS clock will acknowledge  
Controller (host) sends a start bit.  
• Controller (host) sends the write address DC(h)  
• ICS clock will acknowledge  
• Controller (host) sends the begining byte location = N  
• ICS clock will acknowledge  
• Controller (host) sends the begining byte  
location = N  
• Controller (host) sends the data byte count = X  
• ICS clock will acknowledge  
• Controller (host) starts sending Byte N through  
Byte N + X -1  
• ICS clock will acknowledge  
• Controller (host) will send a separate start bit.  
• Controller (host) sends the read address DD(h)  
• ICS clock will acknowledge  
• ICS clock will acknowledge each byte one at a time  
• Controller (host) sends a Stop bit  
• ICS clock will send the data byte count = X  
• ICS clock sends Byte N + X -1  
• ICS clock sends Byte 0 through byte X (if X(h)  
was written to byte 8).  
• Controller (host) will need to acknowledge each byte  
• Controllor (host) will send a not acknowledge bit  
• Controller (host) will send a stop bit  
Index Block Read Operation  
Index Block Write Operation  
Controller (Host)  
Controller (Host)  
ICS (Slave/Receiver)  
ICS (Slave/Receiver)  
T
starT bit  
starT bit  
T
Slave Address DC(h)  
Slave Address DC(h)  
WR  
WRite  
WR  
WRite  
Beginning Byte = N  
Data Byte Count = X  
Beginning Byte N  
ACK  
ACK  
ACK  
ACK  
ACK  
ACK  
Beginning Byte = N  
RT  
Repeat starT  
Slave Address DD(h)  
RD  
ReaD  
ACK  
Data Byte Count = X  
Beginning Byte N  
ACK  
ACK  
Byte N + X - 1  
ACK  
P
stoP bit  
Byte N + X - 1  
N
P
Not acknowledge  
stoP bit  
IDTTM Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA  
1542E 12/16/10  
8

与9FG108DFLF相关器件

型号 品牌 描述 获取价格 数据表
9FG108DFLFT IDT Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA

获取价格

9FG108DGILF IDT Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA

获取价格

9FG108DGILFT IDT Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA

获取价格

9FG108DGLF IDT Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA

获取价格

9FG108DGLFT IDT Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA

获取价格

9FG108FLF-T IDT Clock Generator, PDSO48

获取价格

9FG108G-T IDT Clock Generator, PDSO48

获取价格

9FG1200DF-1LF IDT Frequency Gearing Clock for CPU, PCIe Gen1, Gen2

获取价格

9FG1200DF-1LFT IDT Frequency Gearing Clock for CPU, PCIe Gen1, Gen2

获取价格

9FG1200DG-1LF IDT Frequency Gearing Clock for CPU, PCIe Gen1, Gen2

获取价格