5秒后页面跳转
8T49N281 PDF预览

8T49N281

更新时间: 2024-02-02 15:54:20
品牌 Logo 应用领域
艾迪悌 - IDT /
页数 文件大小 规格书
67页 1304K
描述
FemtoClock NG Octal Universal Frequency Translator

8T49N281 数据手册

 浏览型号8T49N281的Datasheet PDF文件第2页浏览型号8T49N281的Datasheet PDF文件第3页浏览型号8T49N281的Datasheet PDF文件第4页浏览型号8T49N281的Datasheet PDF文件第5页浏览型号8T49N281的Datasheet PDF文件第6页浏览型号8T49N281的Datasheet PDF文件第7页 
FemtoClock® NG Octal Universal  
Frequency Translator  
8T49N281  
Datasheet  
General Description  
Features  
The 8T49N281 has a fractional-feedback PLL that can be used as a  
jitter attenuator or frequency translator. It is equipped with six integer  
and two fractional output dividers, allowing the generation of up to 8  
different output frequencies, ranging from 8kHz to 1GHz. Three of  
these frequencies are completely independent of each other and the  
inputs. The other five are related frequencies. The eight outputs may  
select among LVPECL, LVDS or LVCMOS output levels.  
Supports SDH/SONET and Synchronous Ethernet clocks  
including all FEC rate conversions  
Two differential outputs meet jitter limits for 100G Ethernet and  
STM-256/OC-768  
<0.3ps RMS (including spurs): 12kHz to 20MHz  
All outputs <0.5ps RMS (including spurs) 12kHz to 20MHz  
Operating modes: locked to input signal, holdover and free-run  
Initial holdover accuracy of ±50ppb  
This functionality makes it ideal to be used in any frequency  
translation application, including 1G, 10G, 40G and 100G  
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T  
G.709 (2009) FEC rates. The device may also behave as a frequency  
synthesizer.  
Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS  
input clocks  
Accepts frequencies ranging from 8kHz up to 875MHz  
Auto and manual input clock selection with hitless switching  
Clock input monitoring, including support for gapped clocks  
The 8T49N281 accepts up to two differential or single-ended input  
clocks and a crystal input. The PLL can lock to either input clock, but  
both input clocks must be related in frequency.  
Phase-Slope Limiting and Fully Hitless Switching options to  
The device supports hitless reference switching between input  
clocks. The device monitors both input clocks for Loss of Signal  
(LOS). It generates an alarm when an input clock failure is detected.  
Automatic and manual hitless reference switching options are  
supported. LOS behavior can be set to support gapped or un-gapped  
clocks.  
control output phase transients  
Operates from a 10MHz to 40MHz fundamental-mode crystal  
Generates eight LVPECL /LVDS or sixteen LVCMOS output  
clocks  
Output frequencies ranging from 8kHz up to 1.0GHz (diff)  
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)  
The 8T49N281 supports holdover with an initial accuracy of ±50ppB  
from the point where the loss of all applicable input reference(s) has  
been detected. It maintains a historical average operating point that  
may be returned to in holdover at a limited phase slope.  
Four General Purpose I/O pins with optional support for status &  
control:  
The device places no constraints on input to output frequency  
conversion, supporting all FEC rates, including the new revision of  
ITU-T Recommendation G.709 (2009), most with 0ppm conversion  
error.  
Four Output Enable control inputs may be mapped to any of the  
eight outputs  
Lock, Holdover & Loss-of-Signal status outputs  
Open-drain Interrupt pin  
Programmable PLL bandwidth settings:  
The PLL has a register-selectable loop bandwidth from 0.5Hz to  
512Hz.  
0.5Hz, 1Hz, 2Hz, 4Hz, 8Hz, 16Hz, 32Hz, 64Hz, 128Hz, 256Hz  
Each output supports individual phase delay settings to allow  
output-output alignment.  
or 512Hz  
Optional Fast Lock function  
The device supports Output Enable inputs and Lock, Holdover and  
LOS status outputs.  
The device is programmable through an I2C interface. It also  
supports I2C master capability to allow the register configuration to  
be read from an external EEPROM.  
Programmable output phase delays in steps as small as 16ps  
Register programmable through I2C or via external I2C EEPROM  
Bypass clock paths for system tests  
Power supply modes  
VCC / VCCA / VCCO  
3.3V / 3.3V / 3.3V  
Applications  
3.3V / 3.3V / 2.5V  
3.3V / 3.3V / 1.8V (LVCMOS)  
2.5V / 2.5V / 3.3V  
2.5V / 2.5V / 2.5V  
2.5V / 2.5V / 1.8V (LVCMOS)  
OTN or SONET / SDH equipment Line cards (up to OC-192, and  
supporting FEC ratios)  
OTN de-mapping (Gapped Clock and DCO mode)  
Gigabit and Terabit IP switches / routers including support of  
Power down modes support consumption as low as 1.5W (see  
Section, “Power Dissipation and Thermal Considerations” for  
details)  
Synchronous Ethernet  
Wireless base station baseband  
Data communications  
-40°C to 85°C ambient operating temperature  
Package: 56QFN, lead-free RoHs (6)  
©2016 Integrated Device Technology, Inc.  
1
Revision 7, October 26, 2016  

与8T49N281相关器件

型号 品牌 获取价格 描述 数据表
8T49N281_16 IDT

获取价格

FemtoClock NG Octal Universal Frequency Translator
8T49N281C-DDDNLGI IDT

获取价格

FemtoClock NG Octal Universal Frequency Translator
8T49N281C-DDDNLGI8 IDT

获取价格

FemtoClock NG Octal Universal Frequency Translator
8T49N282 IDT

获取价格

FemtoClock NG Octal Universal Frequency Translator
8T49N282 RENESAS

获取价格

FemtoClock NG Dual Universal Frequency Translator (4-in/2-PLL/8-out)
8T49N282_16 IDT

获取价格

FemtoClock NG Octal Universal Frequency Translator
8T49N282C-DDDNLGI IDT

获取价格

FemtoClock NG Octal Universal Frequency Translator
8T49N282C-DDDNLGI8 IDT

获取价格

FemtoClock NG Octal Universal Frequency Translator
8T49N283 IDT

获取价格

FemtoClock NG Octal Universal Frequency Translator
8T49N283 RENESAS

获取价格

FemtoClock NG Dual Universal Frequency Translator (2-in/2-PLL/8-out)