5秒后页面跳转
74LVC3G04DP-Q100,125 PDF预览

74LVC3G04DP-Q100,125

更新时间: 2023-01-02 18:54:09
品牌 Logo 应用领域
恩智浦 - NXP 光电二极管逻辑集成电路
页数 文件大小 规格书
14页 125K
描述
Inverter, LVC/LCX/Z Series, 3-Func, 1-Input, CMOS, PDSO8

74LVC3G04DP-Q100,125 技术参数

生命周期:Active包装说明:TSSOP,
Reach Compliance Code:unknown风险等级:5.83
系列:LVC/LCX/ZJESD-30 代码:S-PDSO-G8
长度:3 mm逻辑集成电路类型:INVERTER
功能数量:3输入次数:1
端子数量:8最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:SQUARE
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH传播延迟(tpd):9.5 ns
筛选级别:AEC-Q100座面最大高度:1.1 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL宽度:3 mm

74LVC3G04DP-Q100,125 数据手册

 浏览型号74LVC3G04DP-Q100,125的Datasheet PDF文件第2页浏览型号74LVC3G04DP-Q100,125的Datasheet PDF文件第3页浏览型号74LVC3G04DP-Q100,125的Datasheet PDF文件第4页浏览型号74LVC3G04DP-Q100,125的Datasheet PDF文件第5页浏览型号74LVC3G04DP-Q100,125的Datasheet PDF文件第6页浏览型号74LVC3G04DP-Q100,125的Datasheet PDF文件第7页 
74LVC3G04-Q100  
Triple inverter  
Rev. 1 — 14 May 2013  
Product data sheet  
1. General description  
The 74LVC3G04-Q100 provides three inverting buffers.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these  
devices as translators in a mixed 3.3 V and 5 V environment.  
This device is fully specified for partial power-down applications using IOFF. The IOFF  
circuitry disables the output, preventing a damaging backflow current through the device  
when it is powered down.  
This product has been qualified to the Automotive Electronics Council (AEC) standard  
Q100 (Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Wide supply voltage range from 1.65 V to 5.5 V  
5 V tolerant outputs for interfacing with 5 V logic  
High noise immunity  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8B/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 )  
24 mA output drive (VCC = 3.0 V)  
CMOS low power consumption  
Latch-up performance exceeds 250 mA  
Direct interface with TTL levels  
Multiple package options  

与74LVC3G04DP-Q100,125相关器件

型号 品牌 获取价格 描述 数据表
74LVC3G04DP-Q100H NXP

获取价格

74LVC3G04-Q100 - Triple inverter TSSOP 8-Pin
74LVC3G04GD NXP

获取价格

Triple inverter
74LVC3G04GF NXP

获取价格

LVC/LCX/Z SERIES, TRIPLE 1-INPUT INVERT GATE, PDSO8, 1.35 X 1 MM, 0.50 MM HEIGHT, MO-252,
74LVC3G04GF,115 NXP

获取价格

74LVC3G04 - Triple inverter@en-us SON 8-Pin
74LVC3G04GM NXP

获取价格

Triple inverter
74LVC3G04GM,125 NXP

获取价格

74LVC3G04 - Triple inverter QFN 8-Pin
74LVC3G04GN NEXPERIA

获取价格

Triple inverterProduction
74LVC3G04GS NXP

获取价格

LVC/LCX/Z SERIES, TRIPLE 1-INPUT INVERT GATE, PDSO8, 1.35 X 1 MM, 0.35 MM HEIGHT, 0.35 MM
74LVC3G04GS NEXPERIA

获取价格

Triple inverterProduction
74LVC3G04GT NXP

获取价格

Triple inverter