5秒后页面跳转
74HSTL16919DGGRG4 PDF预览

74HSTL16919DGGRG4

更新时间: 2024-01-03 04:51:24
品牌 Logo 应用领域
德州仪器 - TI 光电二极管输出元件逻辑集成电路触发器
页数 文件大小 规格书
6页 81K
描述
IC TTL/H/L SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO48, GREEN, PLASTIC, TSSOP-48, FF/Latch

74HSTL16919DGGRG4 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:TSSOP包装说明:GREEN, PLASTIC, TSSOP-48
针数:48Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.84
系列:TTL/H/LJESD-30 代码:R-PDSO-G48
长度:12.5 mm逻辑集成电路类型:D FLIP-FLOP
位数:9功能数量:1
端子数量:48最高工作温度:70 °C
最低工作温度:输出特性:SERIES-RESISTOR
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP48,.3,20
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):NOT SPECIFIED电源:3.3 V
传播延迟(tpd):5.3 ns认证状态:Not Qualified
座面最大高度:1.2 mm子类别:FF/Latches
最大供电电压 (Vsup):3.45 V最小供电电压 (Vsup):3.15 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
温度等级:COMMERCIAL端子形式:GULL WING
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:6.1 mmBase Number Matches:1

74HSTL16919DGGRG4 数据手册

 浏览型号74HSTL16919DGGRG4的Datasheet PDF文件第2页浏览型号74HSTL16919DGGRG4的Datasheet PDF文件第3页浏览型号74HSTL16919DGGRG4的Datasheet PDF文件第4页浏览型号74HSTL16919DGGRG4的Datasheet PDF文件第5页浏览型号74HSTL16919DGGRG4的Datasheet PDF文件第6页 
SN74HSTL16919  
9-BIT TO 18-BIT HSTL-TO-LVTTL MEMORY ADDRESS LATCH  
WITH INPUT PULLUP RESISTORS  
SCES348 – MARCH 2001  
DGG PACKAGE  
(TOP VIEW)  
Member of Texas Instruments’ Widebus  
Family  
Inputs Meet JEDEC HSTL Std JESD 8-6,  
and Outputs Meet Level III Specifications  
1
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
2Q1  
1Q1  
GND  
D1  
V
V
CC  
CC  
2
10-kPullup Resistor on Data and LE  
Inputs  
3
1Q2  
2Q2  
GND  
1Q3  
2Q3  
4
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
5
D2  
6
V
CC  
D3  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
7
8
D4  
GND  
1LE  
V
CC  
9
1Q4  
2Q4  
GND  
1Q5  
2Q5  
GND  
1Q6  
2Q6  
– 1000-V Charged-Device Model (C101)  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
GND  
description  
V
REF  
GND  
This 9-bit to 18-bit D-type latch is designed for  
3.15-V to 3.45-V V operation. The D inputs  
2LE  
GND  
D5  
D6  
D7  
CC  
accept HSTL levels and the Q outputs provide  
LVTTL levels.  
V
CC  
The SN74HSTL16919 is particularly suitable for  
driving an address bus to two banks of memory.  
Each bank of nine outputs is controlled with its  
own latch-enable (LE) input.  
1Q7  
2Q7  
GND  
1Q8  
2Q8  
V
CC  
D8  
D9  
GND  
2Q9  
1Q9  
Eachof the nine D inputs is tied to the inputs of two  
D-type latches that provide true data (Q) at the  
outputs. While LE is low, the Q outputs of the  
corresponding nine latches follow the D inputs.  
When LE is taken high, the Q outputs are latched  
at the levels set up at the D inputs.  
V
V
CC  
CC  
To ensure low I  
to ensure a differential voltage relative to V  
during power up or power down, 10-kpullup resistors are included on the D and LE inputs  
CC  
. V  
must be applied prior to or at the same time as V , or  
REF REF CC  
V
must be pulled down to ground.  
REF  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
T
A
PACKAGE  
0°C to 70°C  
TSSOP – DGG Tape and reel  
SN74HSTL16919DGGR  
HSTL16919  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design  
guidelines are available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Widebus is a trademark of Texas Instruments.  
Copyright 2001, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

74HSTL16919DGGRG4 替代型号

型号 品牌 替代类型 描述 数据表
74HSTL16919DGGRE4 TI

完全替代

TTL/H/L SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO48, GREEN, PLASTIC,
SN74HSTL16919DGGR TI

类似代替

9-BIT TO 18-BIT HSTL-TO-LVTTL MEMORY ADDRESS LATCH WITH INPUT PULLUP RESISTORS
HSTL16918DGG,512 NXP

功能相似

HSTL16918DGG

与74HSTL16919DGGRG4相关器件

型号 品牌 获取价格 描述 数据表
74I5SN Linear

获取价格

4.5A, 500kHz Step-Down Switching Regulator
74-IFHA15 NTE

获取价格

Miniature Blade Type
74-IFHA30 NTE

获取价格

Long Life (1000 hrs min.) LED Indicator lights when fuse is blown
74-IFHAL15 NTE

获取价格

Long Life (1000 hrs min.) LED Indicator lights when fuse is blown
74-IFHAL30 NTE

获取价格

Long Life (1000 hrs min.) LED Indicator lights when fuse is blown
74-IFHMA15 NTE

获取价格

Long Life (1000 hrs min.) LED Indicator lights when fuse is blown
74-IFHMA30 NTE

获取价格

Long Life (1000 hrs min.) LED Indicator lights when fuse is blown
74-IFHMAL15 NTE

获取价格

Long Life (1000 hrs min.) LED Indicator lights when fuse is blown
74-IFHMAL30 NTE

获取价格

Long Life (1000 hrs min.) LED Indicator lights when fuse is blown
74J-7-1/2 COOPER

获取价格

Electric Fuse, Fast Blow, 7.5A, 60VDC, Inline/holder