5秒后页面跳转
74HCT74D PDF预览

74HCT74D

更新时间: 2024-02-28 09:34:38
品牌 Logo 应用领域
安世 - NEXPERIA PC光电二极管逻辑集成电路触发器
页数 文件大小 规格书
19页 294K
描述
Dual D-type flip-flop with set and reset; positive edge-triggerProduction

74HCT74D 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Transferred零件包装代码:SOIC
包装说明:3.90 MM, PLASTIC, MS-012AB, SOT-108-1, SO-14针数:14
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:3.32
Is Samacsys:N系列:HCT
JESD-30 代码:R-PDSO-G14JESD-609代码:e4
长度:8.65 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:18000000 Hz
最大I(ol):0.004 A湿度敏感等级:1
位数:1功能数量:2
端子数量:14最高工作温度:125 °C
最低工作温度:-40 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP14,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:TUBE
峰值回流温度(摄氏度):260电源:5 V
传播延迟(tpd):53 ns认证状态:Not Qualified
座面最大高度:1.75 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:NICKEL PALLADIUM GOLD端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30触发器类型:POSITIVE EDGE
宽度:3.9 mm最小 fmax:18 MHz
Base Number Matches:1

74HCT74D 数据手册

 浏览型号74HCT74D的Datasheet PDF文件第2页浏览型号74HCT74D的Datasheet PDF文件第3页浏览型号74HCT74D的Datasheet PDF文件第4页浏览型号74HCT74D的Datasheet PDF文件第5页浏览型号74HCT74D的Datasheet PDF文件第6页浏览型号74HCT74D的Datasheet PDF文件第7页 
74HC74; 74HCT74  
Dual D-type flip-flop with set and reset; positive edge-trigger  
Rev. 8 — 9 February 2023  
Product data sheet  
1. General description  
The 74HC74 and 74HCT74 are dual positive edge triggered D-type flip-flop. They have individual  
data (nD), clock (nCP), set (nSD) and reset (nRD) inputs, and complementary nQ and nQ outputs.  
Data at the nD-input, that meets the set-up and hold time requirements on the LOW-to-HIGH clock  
transition, is stored in the flip-flop and appears at the nQ output. Schmitt-trigger action in the clock  
input, makes the circuit highly tolerant to slower clock rise and fall times. Inputs include clamp  
diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of  
VCC  
.
2. Features and benefits  
Wide supply voltage range from 2.0 to 6.0 V  
CMOS low power dissipation  
High noise immunity  
Input levels:  
For 74HC74: CMOS level  
For 74HCT74: TTL level  
Symmetrical output impedance  
High noise immunity  
Balanced propagation delays  
Latch-up performance exceeds 100 mA per JESD 78 Class II Level B  
Complies with JEDEC standards:  
JESD8C (2.7 V to 3.6 V)  
JESD7A (2.0 V to 6.0 V)  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V  
Multiple package options  
Specified from -40 °C to +85 °C and from -40 °C to +125 °C  
3. Ordering information  
Table 1. Ordering information  
Type number  
Package  
Temperature range Name  
Description  
Version  
74HC74D  
74HCT74D  
-40 °C to +125 °C  
-40 °C to +125 °C  
-40 °C to +125 °C  
SO14  
plastic small outline package; 14 leads;  
body width 3.9 mm  
SOT108-1  
74HC74PW  
74HCT74PW  
TSSOP14  
plastic thin shrink small outline package; 14 leads;  
body width 4.4 mm  
SOT402-1  
SOT762-1  
74HC74BQ  
74HCT74BQ  
DHVQFN14 plastic dual in-line compatible thermal enhanced  
very thin quad flat package; no leads; 14 terminals;  
body 2.5 × 3 × 0.85 mm  
 
 
 

与74HCT74D相关器件

型号 品牌 描述 获取价格 数据表
74HCT74D,652 NXP 74HC(T)74 - Dual D-type flip-flop with set and reset; positive-edge trigger SOIC 14-Pin

获取价格

74HCT74D,653 NXP 74HC(T)74 - Dual D-type flip-flop with set and reset; positive-edge trigger SOIC 14-Pin

获取价格

74HCT74D/S242,112 NXP 74HCT74D

获取价格

74HCT74D/T3 NXP IC HCT SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14, 3.9

获取价格

74HCT74DB NXP Dual D-type flip-flop with set and reset; positive-edge trigger

获取价格

74HCT74DB,112 NXP 74HC(T)74 - Dual D-type flip-flop with set and reset; positive-edge trigger SSOP1 14-Pin

获取价格