5秒后页面跳转
74HCT273PW-T PDF预览

74HCT273PW-T

更新时间: 2024-11-20 19:39:39
品牌 Logo 应用领域
恩智浦 - NXP 光电二极管输出元件逻辑集成电路触发器
页数 文件大小 规格书
26页 136K
描述
IC HCT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20, 4.40 MM, PLASTIC, MO-153, SOT-360-1, TSSOP-20, FF/Latch

74HCT273PW-T 技术参数

Source Url Status Check Date:2013-06-14 00:00:00是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:TSSOP
包装说明:TSSOP,针数:20
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.04系列:HCT
JESD-30 代码:R-PDSO-G20JESD-609代码:e4
长度:6.5 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP湿度敏感等级:1
位数:8功能数量:1
端子数量:20最高工作温度:125 °C
最低工作温度:-40 °C输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260传播延迟(tpd):45 ns
认证状态:Not Qualified座面最大高度:1.1 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30触发器类型:POSITIVE EDGE
宽度:4.4 mm最小 fmax:20 MHz
Base Number Matches:1

74HCT273PW-T 数据手册

 浏览型号74HCT273PW-T的Datasheet PDF文件第2页浏览型号74HCT273PW-T的Datasheet PDF文件第3页浏览型号74HCT273PW-T的Datasheet PDF文件第4页浏览型号74HCT273PW-T的Datasheet PDF文件第5页浏览型号74HCT273PW-T的Datasheet PDF文件第6页浏览型号74HCT273PW-T的Datasheet PDF文件第7页 
74HC273; 74HCT273  
Octal D-type flip-flop with reset; positive-edge trigger  
Rev. 03 — 24 January 2006  
Product data sheet  
1. General description  
The 74HC273; 74HCT273 is a high-speed Si-gate CMOS device and is pin compatible  
with Low-power Schottky TTL (LSTTL).  
The 74HC273; 74HCT273 has eight edge-triggered, D-type flip-flops with individual  
D inputs and Q outputs. The common clock (pin CP) and master reset (pin MR) inputs  
load and reset (clear) all flip-flops simultaneously. The state of each D input, one set-up  
time before the LOW-to-HIGH clock transition, is transferred to the corresponding output  
(Qn) of the flip-flop.  
All outputs will be forced LOW independently of clock or data inputs by a LOW voltage  
level on the MR input.  
The device is useful for applications where the true output only is required and the clock  
and master reset are common to all storage elements.  
2. Features  
Ideal buffer for MOS microprocessor or memory  
Common clock and master reset  
Eight positive edge-triggered D-type flip-flops  
Complies with JEDEC standard no. 7A  
ESD protection:  
HBM EIA/JESD22-A114-C exceeds 2000 V  
MM EIA/JESD22-A115-A exceeds 200 V  
Multiple package options  
Specified from 40 °C to +85 °C and from 40 °C to +125 °C  
3. Quick reference data  
Table 1:  
Quick reference data  
GND = 0 V; Tamb = 25 °C; tr = tf = 6 ns.  
Symbol Parameter  
74HC273  
Conditions  
Min  
Typ  
Max  
Unit  
tPHL  
tPLH  
,
propagation delay CP to Qn VCC = 5 V; CL = 15 pF  
-
-
-
15  
15  
66  
-
-
-
ns  
tPHL  
HIGH-to-LOW propagation  
delay MR to Qn  
VCC = 5 V; CL = 15 pF  
VCC = 5 V; CL = 15 pF  
ns  
fmax  
maximum input clock  
frequency  
MHz  
 
 
 

与74HCT273PW-T相关器件

型号 品牌 获取价格 描述 数据表
74HCT273-Q100 NXP

获取价格

Octal D-type flip-flop with reset; positive-edge trigger
74HCT27BQ NXP

获取价格

Triple 3-input NOR gate
74HCT27BQ NEXPERIA

获取价格

Triple 3-input NOR gateProduction
74HCT27BQ-Q100 NEXPERIA

获取价格

Triple 3-input NOR gate
74HCT27BQ-Q100X NXP

获取价格

74HC(T)27-Q100 - Triple 3-input NOR gate QFN 14-Pin
74HCT27D NXP

获取价格

Triple 3-input NOR gate
74HCT27D NEXPERIA

获取价格

Triple 3-input NOR gateProduction
74HCT27DB NXP

获取价格

Triple 3-input NOR gate
74HCT27DB,118 NXP

获取价格

74HC(T)27 - Triple 3-input NOR gate SSOP1 14-Pin
74HCT27DB-T NXP

获取价格

暂无描述