5秒后页面跳转
74HC75N PDF预览

74HC75N

更新时间: 2024-11-23 12:54:19
品牌 Logo 应用领域
恩智浦 - NXP /
页数 文件大小 规格书
20页 87K
描述
Quad bistable transparant latch

74HC75N 技术参数

Source Url Status Check Date:2013-06-14 00:00:00是否无铅: 不含铅
是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:DIP包装说明:DIP, DIP16,.3
针数:16Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.36
系列:HC/UHJESD-30 代码:R-PDIP-T16
长度:19.025 mm负载电容(CL):50 pF
逻辑集成电路类型:D LATCH最大I(ol):0.004 A
位数:2功能数量:2
端子数量:16最高工作温度:125 °C
最低工作温度:-40 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:DIP
封装等效代码:DIP16,.3封装形状:RECTANGULAR
封装形式:IN-LINE峰值回流温度(摄氏度):NOT SPECIFIED
电源:2/6 VProp。Delay @ Nom-Sup:36 ns
传播延迟(tpd):190 ns认证状态:Not Qualified
座面最大高度:4.2 mm子类别:FF/Latches
最大供电电压 (Vsup):6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:CMOS温度等级:AUTOMOTIVE
端子面层:NICKEL/PALLADIUM/GOLD (NI/PD/AU)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:HIGH LEVEL
宽度:7.62 mm最小 fmax:60 MHz
Base Number Matches:1

74HC75N 数据手册

 浏览型号74HC75N的Datasheet PDF文件第2页浏览型号74HC75N的Datasheet PDF文件第3页浏览型号74HC75N的Datasheet PDF文件第4页浏览型号74HC75N的Datasheet PDF文件第5页浏览型号74HC75N的Datasheet PDF文件第6页浏览型号74HC75N的Datasheet PDF文件第7页 
74HC75  
Quad bistable transparant latch  
Rev. 03 — 12 November 2004  
Product data sheet  
1. General description  
The 74HC75 is a high-speed Si-gate CMOS device and is pin compatible with low power  
Schottky TTL (LSTTL). The 74HC75 is specified in compliance with JEDEC  
standard no. 7A.  
The 74HC75 has four bistable latches. The two latches are simultaneously controlled by  
one of two active HIGH enable inputs (LE12 and LE34). When LEnn is HIGH, the data  
enters the latches and appears at the nQ outputs. The nQ outputs follow the data inputs  
(nD) as long as LEnn is HIGH (transparent). The data on the nD inputs one set-up time  
prior to the HIGH-to-LOW transition of the LEnn will be stored in the latches. The latched  
outputs remain stable as long as the LEnn is LOW.  
2. Features  
Complementary Q and Q outputs  
VCC and GND on the center pins  
Low-power dissipation  
Complies with JEDEC standard no. 7A  
ESD protection:  
HBM EIA/JESD22-A114-B exceeds 2000 V  
MM EIA/JESD22-A115-A exceeds 200 V.  
Multiple package options  
Specified from 40 °C to +80 °C and from 40 °C to +125 °C.  

74HC75N 替代型号

型号 品牌 替代类型 描述 数据表
74HC75N,652 NXP

完全替代

74HC75 - Quad bistable transparent latch DIP 16-Pin
SN74LS375N TI

功能相似

4-BIT BISTABLE LATCHES
SN74HC109N TI

功能相似

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

与74HC75N相关器件

型号 品牌 获取价格 描述 数据表
74HC75N,652 NXP

获取价格

74HC75 - Quad bistable transparent latch DIP 16-Pin
74HC75NB NXP

获取价格

HC/UH SERIES, DUAL HIGH LEVEL TRIGGERED D LATCH, COMPLEMENTARY OUTPUT, PDIP16
74HC75PW NXP

获取价格

Quad bistable transparant latch
74HC75PW NEXPERIA

获取价格

Quad bistable transparant latchProduction
74HC76D ROCHESTER

获取价格

J-K Flip-Flop
74HC76N ROCHESTER

获取价格

J-K Flip-Flop
74HC7731 NXP

获取价格

Quad 64-bit static shift register
74HC7731D NXP

获取价格

Quad 64-bit static shift register
74HC7731D,112 NXP

获取价格

74HC(T)7731 - Quad 64-bit static shift register SOP 16-Pin
74HC7731D-T ETC

获取价格

Shift Register, Quad