5秒后页面跳转
74F280_00 PDF预览

74F280_00

更新时间: 2022-04-23 23:00:11
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD /
页数 文件大小 规格书
6页 76K
描述
9-Bit Parity Generator/Checker

74F280_00 数据手册

 浏览型号74F280_00的Datasheet PDF文件第2页浏览型号74F280_00的Datasheet PDF文件第3页浏览型号74F280_00的Datasheet PDF文件第4页浏览型号74F280_00的Datasheet PDF文件第5页浏览型号74F280_00的Datasheet PDF文件第6页 
April 1988  
Revised September 2000  
74F280  
9-Bit Parity Generator/Checker  
General Description  
The F280 is a high-speed parity generator/checker that  
accepts nine bits of input data and detects whether an  
even or an odd number of these inputs is HIGH. If an even  
number of inputs is HIGH, the Sum Even output is HIGH. If  
an odd number is HIGH, the Sum Even output is LOW. The  
Sum Odd output is the complement of the Sum Even out-  
put.  
Ordering Code:  
Order Number Package Number  
Package Description  
74F280SC  
74F280SJ  
74F280PC  
M14A  
M14D  
N14A  
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow  
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide  
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.  
Logic Symbols  
Connection Diagram  
IEEE/IEC  
© 2000 Fairchild Semiconductor Corporation  
DS009512  
www.fairchildsemi.com  

与74F280_00相关器件

型号 品牌 描述 获取价格 数据表
74F280B NXP 9-bit odd/even parity generator/checker

获取价格

74F280DC NSC IC F/FAST SERIES, 9-BIT PARITY GENERATOR/CHECKER, COMPLEMENTARY OUTPUT, CDIP14, Arithmetic

获取价格

74F280DCQM FAIRCHILD 暂无描述

获取价格

74F280DCQR FAIRCHILD Parity Generator/Checker, F/FAST Series, 9-Bit, Complementary Output, TTL, CDIP14, CERAMIC

获取价格

74F280L1C FAIRCHILD Parity Generator/Checker, F/FAST Series, 9-Bit, Complementary Output, TTL, CQCC20, CERAMIC

获取价格

74F280PC FAIRCHILD 9-Bit Parity Generator/Checker

获取价格