5秒后页面跳转
74ACT280 PDF预览

74ACT280

更新时间: 2024-01-25 11:58:11
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS /
页数 文件大小 规格书
8页 65K
描述
9 BIT PARITY GENERATOR/CHECKER

74ACT280 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:TSSOP包装说明:TSSOP-14
针数:14Reach Compliance Code:not_compliant
HTS代码:8542.39.00.01风险等级:5.58
系列:ACTJESD-30 代码:R-PDSO-G14
JESD-609代码:e0长度:5 mm
逻辑集成电路类型:PARITY GENERATOR/CHECKER位数:9
功能数量:1端子数量:14
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):NOT SPECIFIED电源:5 V
传播延迟(tpd):14.5 ns认证状态:Not Qualified
座面最大高度:1.2 mm子类别:Arithmetic Circuits
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:4.4 mm
Base Number Matches:1

74ACT280 数据手册

 浏览型号74ACT280的Datasheet PDF文件第2页浏览型号74ACT280的Datasheet PDF文件第3页浏览型号74ACT280的Datasheet PDF文件第4页浏览型号74ACT280的Datasheet PDF文件第5页浏览型号74ACT280的Datasheet PDF文件第6页浏览型号74ACT280的Datasheet PDF文件第7页 
74ACT280  
9 BIT PARITY GENERATOR/CHECKER  
HIGH SPEED:tPD =4 ns (TYP.) atVCC =5V  
LOW POWER DISSIPATION:  
CC =4 µA (MAX.) at TA =25 oC  
I
COMPATIBLEWITH TTL OUTPUTS  
VIH =2V (MIN), VIL = 0.8V(MAX)  
50TRANSMISSIONLINEDRIVING  
CAPABILITY  
SYMMETRICAL OUTPUT IMPEDANCE:  
|IOH| = IOL = 24 mA (MIN)  
BALANCEDPROPAGATIONDELAYS:  
tPLH tPHL  
OPERATING VOLTAGERANGE:  
B
M
(Plastic Package)  
(Micro Package)  
ORDER CODES :  
74ACT280B  
74ACT280M  
nine data inputs control the output conditions.  
When the number of high level input is odd,  
ΣODD output is kept high and ΣEVEN output low.  
Conservely, when the output is even, EVEN  
output is kept high and ΣODD low.  
The IC generates either odd or even parity  
making it flexible application.  
The word-length capability is easily expanded by  
cascading.  
The device is designed to interface directly High  
Speed CMOS systems with TTL, NMOS and  
CMOS output voltage levels.  
All inputs and outputs are equipped with  
protection circuits against static discharge, giving  
them 2KV ESD immunity and transient excess  
voltage.  
VCC (OPR)= 4.5V to 5.5V  
Σ
PIN AND FUNCTION COMPATIBLEWITH  
74 SERIES280  
IMPROVED LATCH-UP IMMUNITY  
DESCRIPTION  
The AC280 is an advanced high-speed CMOS 9  
BIT PARITY GENERATOR  
fabricated with sub-micron silicon gate and  
double-layer metal wiring C2MOS technology.It is  
ideal for low power applications mantaining high  
speed operation similar to eqivalent Bipolar  
SchottkyTTL.  
It is composed of nine data inputs (A to I) and  
odd/even parity outputs ( ODD and EVEN). The  
-
CHECKER  
Σ
Σ
PIN CONNECTION AND IEC LOGIC SYMBOLS  
1/8  
December 1998  

与74ACT280相关器件

型号 品牌 获取价格 描述 数据表
74ACT280B STMICROELECTRONICS

获取价格

9 BIT PARITY GENERATOR/CHECKER
74ACT280M STMICROELECTRONICS

获取价格

9 BIT PARITY GENERATOR/CHECKER
74ACT280MTR ETC

获取价格

Parity Generator/Checker
74ACT280TTR ETC

获取价格

Parity Generator/Checker
74ACT299 STMICROELECTRONICS

获取价格

8 BIT PIPO SHIFT REGISTER WITH ASYNCHRONOUS CLEAR
74ACT299 FAIRCHILD

获取价格

8-Input Universal Shift/Storage Register
74ACT299B STMICROELECTRONICS

获取价格

8 BIT PIPO SHIFT REGISTER WITH ASYNCHRONOUS CLEAR
74ACT299CW FAIRCHILD

获取价格

暂无描述
74ACT299DC TI

获取价格

ACT SERIES, 8-BIT BIDIRECTIONAL PARALLEL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, CDIP
74ACT299DCQR TI

获取价格

ACT SERIES, 8-BIT BIDIRECTIONAL PARALLEL IN PARALLEL OUT SHIFT REGISTER, TRUE OUTPUT, CDIP