ꢀ
ꢁ
ꢂ
ꢃ
ꢄ
ꢅ
ꢆ
ꢇ
ꢄ
ꢈ
ꢉ
ꢀ
ꢁ
ꢂ
ꢃ
ꢄ
ꢅ
ꢆ
ꢇ
ꢊ
ꢈ
ꢉ
ꢀ
ꢁ
ꢆ
ꢃ
ꢄ
ꢅ
ꢆ
ꢇ
ꢄ
ꢈ
ꢉ
ꢀ
ꢁ
ꢆ
ꢃ
ꢄꢅ
ꢆ
ꢇ
ꢊ
ꢈ
ꢀ
ꢁ
ꢂ
ꢃ
ꢄ
ꢋ
ꢂ
ꢇ
ꢄ
ꢈ
ꢉ
ꢀ
ꢁ
ꢂ
ꢃ
ꢄ
ꢋ
ꢂ
ꢇ
ꢊ
ꢈ
ꢉ
ꢀ
ꢁ
ꢆ
ꢃ
ꢄ
ꢋ
ꢂ
ꢇ
ꢄ
ꢈ
ꢉ
ꢀ
ꢁ
ꢆ
ꢃ
ꢄ
ꢋ
ꢂ
ꢇ
ꢊ
ꢈ
ꢃ
ꢌ
ꢀ
ꢃ
ꢈ
ꢇ
ꢃ
ꢇ
ꢍ
ꢇ
ꢎ
ꢀ
ꢎ
ꢍ
ꢏ
ꢐ
ꢀ
ꢇ
ꢑ
ꢈ
ꢎ
ꢁ
ꢒ
ꢓ
ꢔ
ꢎ
ꢁ
ꢁ
ꢏ
ꢇ
ꢐ
ꢕ
ꢃ
ꢖ
SMMS684A − AUGUST 1997 − REVISED FEBRUARY 1998
D
Organization
D
JEDEC 168-Pin Dual-In-Line Memory
Module (DIMM) Without Buffer for Use With
Socket
− TM2EP64DxN . . . 2097152 × 64 Bits
− TM2EP72DxN . . . 2097152 × 72 Bits
− TM4EP64DxN . . . 4194304 × 64 Bits
− TM4EP72DxN . . . 4194304 × 72 Bits
Single 3.3-V Power Supply
( 10% Tolerance)
D
D
D
D
High-Speed, Low-Noise LVTTL Interface
Long Refresh Period: 32 ms (2 048 Cycles)
3-State Output
D
D
Extended-Data-Out (EDO) Operation With
CAS-Before-RAS (CBR), RAS-Only, and
Hidden Refresh
TM2EP64DxN — Uses Eight 16M-Bit
(2M×8-Bit) Dynamic Random Access
Memories (DRAMs) in Thin Small-Outline
Package (TSOP), or Small-Outline J-Lead
Package (SOJ)
D
D
D
Serial Presence Detect (SPD) Using
EEPROM
Ambient Air Temperature Range
0°C to 70°C
Gold-Plated Contacts
D
D
D
D
TM2EP72DxN — Uses Nine 16M-Bit
(2M×8-Bit) DRAMs in TSOP, or SOJ
TM4EP64DxN — Uses 16 16M-Bit
(2M×8-Bit) DRAMs in TSOP, or SOJ
TM4EP72DxN — Uses 18 16M-Bit
(2M×8-Bit) DRAMs in TSOP, or SOJ
Performance ranges
ACCESS ACCESS ACCESS
TIME TIME TIME
EDO
CYCLE
t
t
t
t
RAC
CAC
AA
HPC
MAX
50 ns
60 ns
70 ns
MAX
13 ns
15 ns
18 ns
MAX
25 ns
30 ns
35 ns
MIN
’xEPxxDxN-50
’xEPxxDxN-60
’xEPxxDxN-70
20 ns
25 ns
30 ns
description
The TM2EP64DPN is a 16M-byte, 168-pin, dual-in-line memory module (DIMM). The DIMM is composed of
eight TMS427809A, 2097152 byte × 8-bit 2K-refresh EDO DRAMs, each in a 400-mil, 28-pin plastic TSOP
(DGC suffix) mounted on a substrate with decoupling capacitors. See the TMS427809A data sheet (literature
number SMKS887). The TM2EP64DJN is available with an SOJ package (DZ suffix).
The TM2EP72DPN is a 16M-byte, 168-pin DIMM. The DIMM is composed of nine TMS427809A,
2097152 byte × 8-bit 2K-refresh EDO DRAMs, mounted on a substrate with decoupling capacitors. See the
TMS427809A data sheet (literature number SMKS887). The TM2EP72DJN is available with an SOJ package
(DZ suffix).
The TM4EP64DPN is a 32M-byte, 168-pin, dual-in-line memory module (DIMM). The DIMM is composed of
sixteen TMS427809A, 2097152 × 8-bit 2K-refresh EDO DRAMs, mounted on a substrate with decoupling
capacitors. The TM4EP64DJN is available with an SOJ package (DZ suffix).
The TM4EP72DPN is a 32M-byte, 168-pin DIMM. The DIMM is composed of 18 TMS427809A, 2097152 × 8-bit
2K-refresh EDO DRAMs, mounted on a substrate with decoupling capacitors. See the TMS427809A data sheet
(literature number SMKS887). The TM4EP72DJN is available with an SOJ package (DZ suffix).
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
ꢄ
ꢄ
ꢔ
ꢏ
ꢦ
ꢇ
ꢡ
ꢐ
ꢓ
ꢟ
ꢀ
ꢠ
ꢒ
ꢚ
ꢏ
ꢘ
ꢈ
ꢙ
ꢇ
ꢎ
ꢀ
ꢎ
ꢗ
ꢘ
ꢢ
ꢙ
ꢚ
ꢠ
ꢛ
ꢜ
ꢝ
ꢝ
ꢞ
ꢞ
ꢗ
ꢗ
ꢚ
ꢚ
ꢘ
ꢘ
ꢗ
ꢟ
ꢟ
ꢣ
ꢠ
ꢡ
ꢛ
ꢛ
ꢢ
ꢢ
ꢘ
ꢞ
ꢝ
ꢜ
ꢟ
ꢟ
ꢚ
ꢙ
ꢣ
ꢀꢢ
ꢡ
ꢤ
ꢟ
ꢥ
ꢗ
ꢠ
ꢝ
ꢟ
ꢞ
ꢗ
ꢞ
ꢚ
ꢛ
ꢘ
ꢡ
ꢦ
ꢝ
ꢘ
ꢞ
ꢞ
ꢢ
ꢟ
ꢧ
Copyright 1998, Texas Instruments Incorporated
ꢛ
ꢚ
ꢠ
ꢞ
ꢚ
ꢛ
ꢜ
ꢞ
ꢚ
ꢟ
ꢣ
ꢗ
ꢙ
ꢗ
ꢠ
ꢢ
ꢛ
ꢞ
ꢨ
ꢞ
ꢢ
ꢛ
ꢚ
ꢙ
ꢩ
ꢝ
ꢒ
ꢘ
ꢜ
ꢢ
ꢟ
ꢞ
ꢝ
ꢘ
ꢦ
ꢝ
ꢛ
ꢦ
ꢪ
ꢝ
ꢞ ꢢ ꢟ ꢞꢗ ꢘꢬ ꢚꢙ ꢝ ꢥꢥ ꢣꢝ ꢛ ꢝ ꢜ ꢢ ꢞ ꢢ ꢛ ꢟ ꢧ
ꢛ
ꢛ
ꢝ
ꢘ
ꢞ
ꢫ
ꢧ
ꢄ
ꢛ
ꢚ
ꢦ
ꢡ
ꢠ
ꢞ
ꢗ
ꢚ
ꢘ
ꢣ
ꢛ
ꢚ
ꢠ
ꢢ
ꢟ
ꢟꢗ
ꢘ
ꢬ
ꢦ
ꢚ
ꢢ
ꢟ
ꢘ
ꢚ
ꢞ
ꢘ
ꢢ
ꢠ
ꢢ
ꢟ
ꢟ
ꢝ
ꢛ
ꢗ
ꢥ
ꢫ
ꢗ
ꢘ
ꢠ
ꢥ
ꢡ
ꢦ
ꢢ
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251−1443