5秒后页面跳转
SN74AS175BNSR PDF预览

SN74AS175BNSR

更新时间: 2024-11-14 22:17:55
品牌 Logo 应用领域
德州仪器 - TI 触发器锁存器逻辑集成电路光电二极管
页数 文件大小 规格书
10页 148K
描述
HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

SN74AS175BNSR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP16,.3针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:1.46系列:AS
JESD-30 代码:R-PDSO-G16JESD-609代码:e4
长度:10.3 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:100000000 Hz
最大I(ol):0.02 A湿度敏感等级:1
位数:4功能数量:1
端子数量:16最高工作温度:70 °C
最低工作温度:输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP16,.3封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:TR
峰值回流温度(摄氏度):260电源:5 V
最大电源电流(ICC):34 mAProp。Delay @ Nom-Sup:10 ns
传播延迟(tpd):10 ns认证状态:Not Qualified
座面最大高度:2 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:TTL温度等级:COMMERCIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:5.3 mm最小 fmax:100 MHz
Base Number Matches:1

SN74AS175BNSR 数据手册

 浏览型号SN74AS175BNSR的Datasheet PDF文件第2页浏览型号SN74AS175BNSR的Datasheet PDF文件第3页浏览型号SN74AS175BNSR的Datasheet PDF文件第4页浏览型号SN74AS175BNSR的Datasheet PDF文件第5页浏览型号SN74AS175BNSR的Datasheet PDF文件第6页浏览型号SN74AS175BNSR的Datasheet PDF文件第7页 
SN54ALS174, SN54ALS175, SN54AS174, SN54AS175B  
SN74ALS174, SN74ALS175, SN74AS174, SN74AS175B  
HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR  
SDAS207E - APRIL 1982 - REVISED MAY 2002  
ALS174 and AS174 Contain Six Flip-Flops  
With Single-Rail Outputs  
Applications Include:  
– Buffer/Storage Registers  
– Shift Registers  
ALS175 and ’AS175B Contain Four  
Flip-Flops With Double-Rail Outputs  
– Pattern Generators  
Fully Buffered Outputs for Maximum  
Isolation From External Disturbances  
(AS Only)  
Buffered Clock and Direct-Clear Inputs  
SN54ALS174 . . . J OR W PACKAGE  
SN54AS174 . . . J PACKAGE  
SN54ALS175 . . . J OR W PACKAGE  
SN54AS175B . . . J PACKAGE  
SN74ALS174, SN74AS174 . . . D , N, OR NS PACKAGE  
(TOP VIEW)  
SN74ALS175, SN74AS175B . . . D, N, OR NS PACKAGE  
(TOP VIEW)  
CLR  
1Q  
1Q  
1D  
2D  
2Q  
2Q  
GND  
V
CC  
CLR  
1Q  
1D  
2D  
2Q  
3D  
3Q  
GND  
V
CC  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
4Q  
4Q  
4D  
3D  
3Q  
3Q  
CLK  
6Q  
6D  
5D  
5Q  
4D  
4Q  
CLK  
SN54ALS174, SN54AS174 . . . FK PACKAGE  
(TOP VIEW)  
SN54ALS175 . . . FK PACKAGE  
(TOP VIEW)  
3
2
1
20 19  
18 6D  
3
2
1
20 19  
18 4Q  
1D  
2D  
NC  
2Q  
3D  
1Q  
1D  
NC  
2D  
2Q  
4
5
6
7
8
4
5
6
7
8
17  
16  
15  
14  
17  
16  
15  
14  
5D  
NC  
5Q  
4D  
4D  
NC  
3D  
3Q  
9 10 11 12 13  
9 10 11 12 13  
NC – No internal connection  
description  
These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a  
direct-clear (CLR) input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop.  
Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the  
positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly  
related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low  
level, the D-input signal has no effect at the output.  
These circuits are fully compatible for use with most TTL circuits.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2002, Texas Instruments Incorporated  
On products compliant to MIL-PRF-38535, all parameters are tested  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
unless otherwise noted. On all other products, production  
testing of all parameters.  
processing does not necessarily include testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74AS175BNSR 替代型号

型号 品牌 替代类型 描述 数据表
SN74AS175BN TI

完全替代

HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74AS174N TI

类似代替

HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74AS109ANSR TI

类似代替

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

与SN74AS175BNSR相关器件

型号 品牌 获取价格 描述 数据表
SN74AS175BNSRE4 TI

获取价格

HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74AS175BNSRG4 TI

获取价格

HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74AS175J TI

获取价格

IC,FLIP-FLOP,QUAD,D TYPE,AS-TTL,DIP,16PIN,CERAMIC
SN74AS175N TI

获取价格

IC,FLIP-FLOP,QUAD,D TYPE,AS-TTL,DIP,16PIN,PLASTIC
SN74AS1804 TI

获取价格

HEX 2-INPUT NAND DRIVER
SN74AS1804DW TI

获取价格

HEX 2-INPUT NAND DRIVER
SN74AS1804N TI

获取价格

HEX 2-INPUT NAND DRIVER
SN74AS1804NP3 TI

获取价格

IC,LOGIC GATE,HEX 2-INPUT NAND,AS-TTL,DIP,20PIN,PLASTIC
SN74AS1805 TI

获取价格

HEX 2-INPUT NOR DRIVER
SN74AS1805_09 TI

获取价格

HEX 2-INPUT NOR DRIVER