5秒后页面跳转
PEEL22CV10 PDF预览

PEEL22CV10

更新时间: 2022-11-24 22:28:28
品牌 Logo 应用领域
其他 - ETC /
页数 文件大小 规格书
10页 242K
描述
CMOS Programmable Electrically Erasable Logic Device

PEEL22CV10 数据手册

 浏览型号PEEL22CV10的Datasheet PDF文件第2页浏览型号PEEL22CV10的Datasheet PDF文件第3页浏览型号PEEL22CV10的Datasheet PDF文件第4页浏览型号PEEL22CV10的Datasheet PDF文件第5页浏览型号PEEL22CV10的Datasheet PDF文件第6页浏览型号PEEL22CV10的Datasheet PDF文件第7页 
Commercial/  
Industrial  
-7/-10/-15/-25  
PEEL™ 22CV10A  
CMOS Programmable Electrically Erasable Logic Device  
Features  
High Speed/Low Power  
Architectural Flexibility  
- 132 product term X 44 input AND array  
- Up to 22 inputs and 10 outputs  
- Speeds ranging from 7ns to 25ns  
- Power as low as 30mA at 25MHz  
- Up to 12 configurations per macrocell  
- Synchronous preset, asynchronous clear  
- Independent output enables  
Electrically Erasable Technology  
- Superior factory testing  
- Reprogrammable in plastic package  
- Reduces retrofit and development costs  
- 24-pin DIP/SOIC/TSSOP and 28-pin PLCC  
Application Versatility  
- Replaces random logic  
- Pin and JEDEC compatible with 22V10  
- Enhanced Architecture fits more logic  
than ordinary PLDs  
Development/Programmer Support  
- Third party software and programmers  
- ICT PLACE Development Software  
General Description  
The PEEL™22CV10A is a Programmable Electrically Eras-  
able Logic (PEEL™) device providing an attractive alterna-  
tive to ordinary PLDs. The PEEL™22CV10A offers the  
performance, flexibility, ease of design and production  
practicality needed by logic designers today. The  
PEEL™22CV10A is available in 24-pin DIP, SOIC, TSSOP  
and 28-pin PLCC packages (see Figure 1), with speeds  
ranging from 7ns to 25ns and with power consumption as  
low as 30mA. EE-reprogrammability provides the conve-  
nience of instant reprogramming for development and a  
reusable production inventory, minimizing the impact of  
programming changes or errors. EE-reprogrammability  
also improves factory testability, thus ensuring the highest  
quality possible. The PEEL™22CV10A is JEDEC file com-  
patible with standard 22V10 PLDs. Eight additional configu-  
rations per macrocell (a total of 12) are also available by  
using the “+” software/programming option (i.e.,  
22CV10A+). The additional macrocell configurations allow  
more logic to be put into every design. Programming and  
development support for the PEEL™22CV10A are pro-  
vided by popular third-party programmers and develop-  
ment software. ICT also offers free PLACE development  
software.  
Figure 1. Pin Configuration  
Figure 2. Block Diagram  
I/CLK  
1
24  
VCC  
I
I
2
3
23  
22  
I/O  
I/O  
I
I
4
5
21  
20  
I/O  
I/O  
I
I
6
7
19  
18  
I/O  
I/O  
I
I
I
8
17  
16  
15  
I/O  
I/O  
I/O  
9
10  
I
11  
12  
14  
13  
I/O  
I
GND  
TSSOP  
DIP  
SOIC  
PLCC  
*Optional extra ground pin for  
-7/I-7 speed grade.  
04-02-009F  
1 of 10  

与PEEL22CV10相关器件

型号 品牌 描述 获取价格 数据表
PEEL22CV10A ANACHIP CMOS Programmable Electrically Erasable Logic Device

获取价格

PEEL22CV10A-10 ETC CMOS Programmable Electrically Erasable Logic Device

获取价格

PEEL22CV10A-15 ETC CMOS Programmable Electrically Erasable Logic Device

获取价格

PEEL22CV10A-25 ETC CMOS Programmable Electrically Erasable Logic Device

获取价格

PEEL22CV10A-7 ETC CMOS Programmable Electrically Erasable Logic Device

获取价格

PEEL22CV10AC-10 AMI EE PLD, 10ns, CMOS, CDIP24, 0.300 INCH, CERAMIC, DIP-24

获取价格