5秒后页面跳转
PCA9564PW/G,118 PDF预览

PCA9564PW/G,118

更新时间: 2024-02-09 10:57:16
品牌 Logo 应用领域
恩智浦 - NXP PC
页数 文件大小 规格书
32页 234K
描述
PCA9564 - Parallel bus to I2C-bus controller TSSOP2 20-Pin

PCA9564PW/G,118 技术参数

Source Url Status Check Date:2013-06-14 00:00:00生命周期:Obsolete
零件包装代码:TSSOP2包装说明:4.40 MM, PLASTIC, MO-153, SOT-360-1, TSSOP-20
针数:20Reach Compliance Code:unknown
风险等级:5.72Is Samacsys:N
Base Number Matches:1

PCA9564PW/G,118 数据手册

 浏览型号PCA9564PW/G,118的Datasheet PDF文件第3页浏览型号PCA9564PW/G,118的Datasheet PDF文件第4页浏览型号PCA9564PW/G,118的Datasheet PDF文件第5页浏览型号PCA9564PW/G,118的Datasheet PDF文件第7页浏览型号PCA9564PW/G,118的Datasheet PDF文件第8页浏览型号PCA9564PW/G,118的Datasheet PDF文件第9页 
Philips Semiconductors  
Product data sheet  
Parallel bus to I2C-bus controller  
PCA9564  
2
release the PCA9564 from the I C-bus since, when ENSIO is reset,  
– A data byte has been received while SIO is in the addressed  
slave receiver mode  
2
the I C-bus status is lost. The AA flag should be used instead (see  
description of the AA flag in the following text).  
In the following text, it is assumed that ENSIO = “1”.  
STA, THE START FLAG  
– “Own slave address” has been received  
When SIO is in the addressed slave transmitter mode, state C8H  
will be entered after the last serial is transmitted (see Figure 5).  
When SI is cleared, enters the not addressed slave receiver mode,  
and the SDA line remains at a HIGH level. In state C8H, the AA flag  
can be set again for future address recognition.  
STA = “1”: When the STA bit is set to enter a master mode, the SIO  
2
hardware checks the status of the I C-bus and generates a START  
condition if the bus is free. If the bus is not free, then SIO waits for a  
STOP condition (which will free the bus) and generates a START  
When SIO is in the not addressed slave mode, its own slave  
address is ignored. Consequently, no acknowledge is returned, and  
a serial interrupt is not requested. Thus, SIO can be temporarily  
condition after the minimum buffer time (t  
) has elapsed.  
BUF  
If STA is set while SIO is already in a master mode and one or more  
bytes are transmitted or received, SIO transmits a repeated START  
condition. STA may be set at any time. STA may also be set when  
SIO is an addressed slave.  
2
released from the I C-bus while the bus status is monitored. While  
SIO is released from the bus, START and STOP conditions are  
detected, and serial data is shifted in. Address recognition can be  
resumed at any time by setting the AA flag.  
STA = “0”: When the STA bit is reset, no START condition or  
repeated START condition will be generated.  
THE CLOCK RATE BITS, CR2, CR1, AND CR0  
Three bits determine the serial clock frequency when SIO is in  
master mode. The various serial rates are shown in Table 1.  
STO, THE STOP FLAG  
STO = “1”: When the STO bit is set while SIO is in a master mode, a  
2
STOP condition is transmitted to the I C-bus. When the STOP  
condition is detected on the bus, the SIO hardware clears the STO  
flag.  
The clock frequencies only take the HIGH and LOW times into  
consideration. The rise and fall time will cause the actual measured  
frequency to be lower than expected.  
If the STA and STO bits are both set, then a STOP condition is  
transmitted to the I C-bus if SIO is in a master mode. SIO then  
transmits a START condition.  
The frequencies shown in Table 1 are unimportant when SIO is in a  
slave mode. In the slave modes, SIO will automatically synchronize  
with any clock frequency up to 400 kHz.  
2
STO = “0”: When the STO bit is reset, no STOP condition will be  
generated.  
Table 1. Serial Clock Rates  
SERIAL CLOCK FREQUENCY  
CR2  
CR1  
CR0  
SI, THE SERIAL INTERRUPT FLAG  
(kHz)  
SI = “1”: When the SI flag is set, then, if the ENSIO bit is also set, a  
serial interrupt is requested. SI is set by hardware when one of 24 of  
the 25 possible SIO states is entered. The only state that does not  
cause SI to be set is state F8H, which indicates that no relevant  
state information is available.  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
330  
288  
217  
146  
1
88  
While SI is set, the LOW period of the serial clock on the SCL line is  
stretched, and the serial transfer is suspended. A HIGH level on the  
SCL line is unaffected by the serial interrupt flag. SI must be reset  
by writing “0” to the SI bit. The SI bit cannot be set by the user.  
59  
44  
36  
NOTE:  
SI = “0”: When the SI flag is reset, no serial interrupt is requested,  
and there is no stretching of the serial clock on the SCL line.  
1. The clock frequency values are approximate and may vary  
with temperature, supply voltage, process, and SCL output  
2
loading. If normal mode I C parameters must be strictly followed  
AA, THE ASSERT ACKNOWLEDGE FLAG  
AA = “1”: If the AA flag is set, an acknowledge (LOW level to SDA)  
will be returned during the acknowledge clock pulse on the SCL line  
when:  
– The “own slave address” has been received  
– A data byte has been received while SIO is in the master receiver  
mode  
(SCL < 100kHz), it is recommended not to use  
CR[2:0] = 100 (SCL = 88kHz) since the clock frequency might be  
slightly higher than 100 kHz under certain temperature, voltage,  
and process conditions and use CR[2:0] = 101 (SCL = 59 kHz)  
instead.  
The Status Register, I2CSTA: I2CSTA is an 8-bit read-only register.  
The three least significant bits are always zero. The five most  
significant bits contain the status code. There are 25 possible status  
codes. When I2CSTA contains F8H, no relevant state information is  
available and no serial interrupt is requested. All other I2CSTA  
values correspond to defined SIO states. When each of these states  
is entered, a serial interrupt is requested (SI = “1”).  
– A data byte has been received while SIO is in the addressed  
slave receiver mode  
AA = “0”: if the AA flag is reset, a not acknowledge (HIGH level to  
SDA) will be returned during the acknowledge clock pulse on SCL  
when:  
– A data byte has been received while SIO is in the master receiver  
mode  
6
2006 Sep 01  

与PCA9564PW/G,118相关器件

型号 品牌 描述 获取价格 数据表
PCA9564U NXP Parallel bus to I2C-bus controller

获取价格

PCA9570DP NXP Remote 4-bit general purpose outputs for 1 MHz I2C-bus

获取价格

PCA9570DPJ NXP PCA9570 - Remote 4-bit general purpose output

获取价格

PCA9570GM NXP Remote 4-bit general purpose outputs for 1 MHz I2C-bus

获取价格

PCA9570GM4 NXP Remote 4-bit general purpose outputs for 1 MHz I2C-bus

获取价格

PCA9570GM4H NXP PCA9570 - Remote 4-bit general purpose output

获取价格