5秒后页面跳转
PC16550MDA PDF预览

PC16550MDA

更新时间: 2024-11-21 13:12:15
品牌 Logo 应用领域
美国国家半导体 - NSC 先进先出芯片PC
页数 文件大小 规格书
22页 345K
描述
IC 1 CHANNEL(S), 1.5M bps, SERIAL COMM CONTROLLER, UUC, DIE, Serial IO/Communication Controller

PC16550MDA 技术参数

生命周期:Obsolete包装说明:DIE, DIE OR CHIP
Reach Compliance Code:unknownHTS代码:8542.31.00.01
风险等级:5.75地址总线宽度:3
边界扫描:NO总线兼容性:8088
最大时钟频率:24 MHz通信协议:ASYNC, BIT
最大数据传输速率:0.1875 MBps外部数据总线宽度:8
JESD-30 代码:X-XUUC-N低功率模式:NO
串行 I/O 数:1最高工作温度:70 °C
最低工作温度:封装主体材料:UNSPECIFIED
封装代码:DIE封装等效代码:DIE OR CHIP
封装形状:UNSPECIFIED封装形式:UNCASED CHIP
电源:5 V认证状态:Not Qualified
子类别:Serial IO/Communication Controllers最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子形式:NO LEAD
端子位置:UPPERuPs/uCs/外围集成电路类型:SERIAL IO/COMMUNICATION CONTROLLER, SERIAL
Base Number Matches:1

PC16550MDA 数据手册

 浏览型号PC16550MDA的Datasheet PDF文件第2页浏览型号PC16550MDA的Datasheet PDF文件第3页浏览型号PC16550MDA的Datasheet PDF文件第4页浏览型号PC16550MDA的Datasheet PDF文件第5页浏览型号PC16550MDA的Datasheet PDF文件第6页浏览型号PC16550MDA的Datasheet PDF文件第7页 
June 1995  
PC16550D Universal Asynchronous  
²
Receiver/Transmitter with FIFOs  
General Description  
Features  
Y
Capable of running all existing 16450 software.  
Pin for pin compatible with the existing 16450 except  
for CSOUT (24) and NC (29). The former CSOUT and  
NC pins are TXRDY and RXRDY, respectively.  
After reset, all registers are identical to the 16450 reg-  
ister set.  
The PC16550D is an improved version of the original 16450  
Universal Asynchronous Receiver/Transmitter (UART).  
Functionally identical to the 16450 on powerup (CHARAC-  
TER mode)* the PC16550D can be put into an alternate  
mode (FIFO mode) to relieve the CPU of excessive software  
overhead.  
Y
Y
Y
In this mode internal FIFOs are activated allowing 16 bytes  
(plus 3 bits of error data per byte in the RCVR FIFO) to be  
stored in both receive and transmit modes. All the logic is on  
chip to minimize system overhead and maximize system ef-  
ficiency. Two pin functions have been changed to allow sig-  
nalling of DMA transfers.  
In the FIFO mode transmitter and receiver are each  
buffered with 16 byte FIFO’s to reduce the number of  
interrrupts presented to the CPU.  
Y
Y
Adds or deletes standard asynchronous communication  
bits (start, stop, and parity) to or from the serial data.  
Holding and shift registers in the 16450 Mode eliminate  
the need for precise synchronization between the CPU  
and serial data.  
The UART performs serial-to-parallel conversion on data  
characters received from a peripheral device or a MODEM,  
and parallel-to-serial conversion on data characters re-  
ceived from the CPU. The CPU can read the complete  
status of the UART at any time during the functional opera-  
tion. Status information reported includes the type and con-  
dition of the transfer operations being performed by the  
UART, as well as any error conditions (parity, overrun, fram-  
ing, or break interrupt).  
Y
Y
Independently controlled transmit, receive, line status,  
and data set interrupts.  
Programmable baud generator divides any input clock  
16  
b
Independent receiver clock input.  
c
clock.  
by 1 to (2  
1) and generates the 16  
Y
Y
MODEM control functions (CTS, RTS, DSR, DTR, RI,  
and DCD).  
The UART includes a programmable baud rate generator  
that is capable of dividing the timing reference clock input  
16  
Y
Fully programmable serial-interface characteristics:  
Ð 5-, 6-, 7-, or 8-bit characters  
Ð Even, odd, or no-parity bit generation and detection  
Ð 1-, 1(/2-, or 2-stop bit generation  
Ð Baud generation (DC to 1.5M baud).  
False start bit detection.  
b
c
clock for  
driving the internal transmitter logic. Provisions are also in-  
by divisors of 1 to (2  
1), and producing a 16  
c
cluded to use this 16 clock to drive the receiver logic. The  
UART has complete MODEM-control capability, and a proc-  
essor-interrupt system. Interrupts can be programmed to  
the user’s requirements, minimizing the computing required  
to handle the communications link.  
Y
Y
Y
Y
Y
Complete status reporting capabilities.  
TRI-STATE TTL drive for the data and control buses.  
É
Line break generation and detection.  
The UART is fabricated using National Semiconductor’s ad-  
2
vanced M CMOS process.  
Internal diagnostic capabilities:  
Ð Loopback controls for communications link fault  
isolation  
*Can also be reset to 16450 Mode under software control.  
Ð Break, parity, overrun, framing error simulation.  
Full prioritized interrupt system controls.  
²
Note: This part is patented.  
Y
Basic Configuration  
TL/C/8652–1  
TRI-STATEÉ is a registered trademark of National Semiconductor Corp.  
C
1995 National Semiconductor Corporation  
TL/C/8652  
RRD-B30M75/Printed in U. S. A.  

与PC16550MDA相关器件

型号 品牌 获取价格 描述 数据表
PC16552C NSC

获取价格

Dual Universal Asynchronous Receiver/Transmitter with FIFOs
PC16552C/A+ ETC

获取价格

UART
PC16552C/NS16C552 ETC

获取价格

Dual Universal Asynchronous Receiver/Transmitter with FIFOs
PC16552CV NSC

获取价格

Dual Universal Asynchronous Receiver/Transmitter with FIFOs
PC16552D NSC

获取价格

Dual Universal Asynchronous Receiver/Transmitter with FIFOs
PC16552DV NSC

获取价格

Dual Universal Asynchronous Receiver/Transmitter with FIFOs
PC16552DV/NOPB NSC

获取价格

IC 2 CHANNEL(S), 1.5M bps, SERIAL COMM CONTROLLER, PQCC44, ROHS COMPLIANT, PLASTIC, LCC-44
PC16552DVX ETC

获取价格

UART
PC16552DVX/NOPB NSC

获取价格

IC 2 CHANNEL(S), 1.5M bps, SERIAL COMM CONTROLLER, PQCC44, ROHS COMPLIANT, PLASTIC, LCC-44
PC16553 NSC

获取价格

Dual Universal Asynchronous Receiver/Transmitter with FIFOs plus High Performance Parallel