5秒后页面跳转
MH8S64BALD-6 PDF预览

MH8S64BALD-6

更新时间: 2024-01-04 04:50:25
品牌 Logo 应用领域
三菱 - MITSUBISHI 存储内存集成电路动态存储器时钟
页数 文件大小 规格书
40页 571K
描述
536,870,912-BIT ( 8,388,608-WORD BY 64-BIT ) Synchronous DYNAMIC RAM

MH8S64BALD-6 技术参数

生命周期:Obsolete零件包装代码:DIMM
包装说明:DIMM, DIMM168针数:168
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.32.00.28风险等级:5.84
Is Samacsys:N访问模式:FOUR BANK PAGE BURST
最长访问时间:5.4 ns其他特性:AUTO/SELF REFRESH
最大时钟频率 (fCLK):133 MHzI/O 类型:COMMON
JESD-30 代码:R-XDMA-N168内存密度:536870912 bit
内存集成电路类型:SYNCHRONOUS DRAM MODULE内存宽度:64
功能数量:1端口数量:1
端子数量:168字数:8388608 words
字数代码:8000000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:8MX64输出特性:3-STATE
封装主体材料:UNSPECIFIED封装代码:DIMM
封装等效代码:DIMM168封装形状:RECTANGULAR
封装形式:MICROELECTRONIC ASSEMBLY电源:3.3 V
认证状态:Not Qualified刷新周期:4096
自我刷新:YES最大待机电流:0.008 A
子类别:DRAMs最大压摆率:1.2 mA
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:NO
技术:CMOS温度等级:COMMERCIAL
端子形式:NO LEAD端子节距:1.27 mm
端子位置:DUALBase Number Matches:1

MH8S64BALD-6 数据手册

 浏览型号MH8S64BALD-6的Datasheet PDF文件第2页浏览型号MH8S64BALD-6的Datasheet PDF文件第3页浏览型号MH8S64BALD-6的Datasheet PDF文件第4页浏览型号MH8S64BALD-6的Datasheet PDF文件第5页浏览型号MH8S64BALD-6的Datasheet PDF文件第6页浏览型号MH8S64BALD-6的Datasheet PDF文件第7页 
MITSUBISHI LSIs  
MH8S64BALD-6  
536,870,912-BIT ( 8,388,608-WORD BY 64-BIT ) Synchronous DYNAMIC RAM  
PRELIMINARY  
Some of contents are subject to change without notice.  
DESCRIPTION  
The MH8S64BALD is 8388608 - word x 64-bit Synchronous  
DRAM module. This consist of eight industry standard 8M x  
8 Synchronous DRAMs in TSOP.  
The TSOP on a card edge dual in-line package provides any  
application where high densities and large of quantities  
memory are required.  
85pin  
1pin  
This is a socket-type memory module ,suitable for easy  
interchange or addition of module.  
FEATURES  
Max.  
Frequency  
Access Time from CLK  
[component level]  
94pin  
95pin  
10pin  
11pin  
Type name  
5.4ns  
(CL = 3)  
MH8S64BALD-6  
133MHz  
Utilizes industry standard 8M X 8 Synchronous DRAMs in TSOP  
package  
Single 3.3V +/- 0.3V supply  
Max.Clock frequency 133MHz  
Fully synchronous operation referenced to clock rising edge  
4-bank operation controlled by BA0,BA1(Bank Address)  
/CAS latency -2/3(programmable,at buffer mode)  
LVTTL Interface  
124pin  
125pin  
40pin  
41pin  
Burst length 1/2/4/8/Full Page(programmable)  
Burst type- Sequential and interleave burst (programmable)  
Random column access  
Burst Write / Single Write(programmable)  
Auto precharge / All bank precharge controlled by A10  
Auto refresh and Self refresh  
4096 refresh cycles every 64ms  
APPLICATION  
84pin  
168pin  
Main memory or graphic memory in computer systems  
11/May. /1999  
MIT-DS-0317-0.0  
MITSUBISHI  
ELECTRIC  
1

与MH8S64BALD-6相关器件

型号 品牌 获取价格 描述 数据表
MH8S64BALD-7 MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM
MH8S64BALD-8 MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM
MH8S64BBKD-10 MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM
MH8S64BBKD-10L MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM
MH8S64BBKD-8 MITSUBISHI

获取价格

Synchronous DRAM Module, 8MX64, 6ns, CMOS, DIMM-144
MH8S64BBKG-10 MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM
MH8S64BBKG-10L MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM
MH8S64BBKG-7 MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM
MH8S64BBKG-7L MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM
MH8S64BBKG-8 MITSUBISHI

获取价格

536870912-BIT (8388608 - WORD BY 64-BIT)SynchronousDRAM