5秒后页面跳转
MC74VHC259DR2G PDF预览

MC74VHC259DR2G

更新时间: 2024-11-25 01:13:55
品牌 Logo 应用领域
安森美 - ONSEMI 驱动双倍数据速率光电二极管逻辑集成电路
页数 文件大小 规格书
8页 107K
描述
8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter

MC74VHC259DR2G 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP16,.25针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:5.54其他特性:ADDRESS LATCHES
系列:AHC/VHC输入调节:STANDARD
JESD-30 代码:R-PDSO-G16JESD-609代码:e3
长度:9.9 mm负载电容(CL):50 pF
逻辑集成电路类型:OTHER DECODER/DRIVER最大I(ol):0.008 A
湿度敏感等级:1位数:8
功能数量:1端子数量:16
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP16,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:2/5.5 VProp。Delay @ Nom-Sup:11.5 ns
传播延迟(tpd):14.5 ns认证状态:Not Qualified
座面最大高度:1.75 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Tin (Sn)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:40宽度:3.9 mm
Base Number Matches:1

MC74VHC259DR2G 数据手册

 浏览型号MC74VHC259DR2G的Datasheet PDF文件第2页浏览型号MC74VHC259DR2G的Datasheet PDF文件第3页浏览型号MC74VHC259DR2G的Datasheet PDF文件第4页浏览型号MC74VHC259DR2G的Datasheet PDF文件第5页浏览型号MC74VHC259DR2G的Datasheet PDF文件第6页浏览型号MC74VHC259DR2G的Datasheet PDF文件第7页 
MC74VHC259  
8-Bit Addressable  
Latch/1-of-8 Decoder  
CMOS Logic Level Shifter  
with LSTTL−Compatible Inputs  
The MC74VHC259 is an 8−bit Addressable Latch fabricated with  
silicon gate CMOS technology. It achieves high speed operation similar to  
equivalent Bipolar Schottky TTL devices while maintaining CMOS low  
power dissipation.  
The VHC259 is designed for general purpose storage applications in  
digital systems. The device has four modes of operation as shown in the  
mode selection table.. In the addressable latch mode, the data on Data In  
is written into the addressed latch. The addressed latch follows the data  
input with all non−addressed latches remaining in their previous states. In  
the memory mode, all latches remain in their previous state and are  
unaffected by the Data or Address inputs. In the one−of−eight decoding  
or demultiplexing mode, the addressed output follows the state of Data In  
with all other outputs in the LOW state. In the Reset mode, all outputs are  
LOW and unaffected by the address and data inputs. When operating the  
VHC259 as an addressable latch, changing more than one bit of the  
address could impose a transient wrong address. Therefore, this should  
only be done while in the memory mode.  
http://onsemi.com  
MARKING DIAGRAMS  
16  
1
9
8
VHC259G  
AWLYYWW  
SOIC−16  
D SUFFIX  
CASE 751B  
16  
9
VHC  
259  
TSSOP−16  
DT SUFFIX  
CASE 948F  
ALYWG  
G
1
8
The MC74VHC259 input structure provides protection when voltages  
up to 7 V are applied, regardless of the supply voltage. This allows the  
MC74VHC259 to be used to interface 5 V circuits to 3 V circuits.  
A
= Assembly Location  
L, WL = Wafer Lot  
Y, YY = Year  
High Speed: t = 7.6 ns (Typ) at V = 5 V  
W, WW = Work Week  
G or G = Pb−Free Package  
PD  
CC  
Low Power Dissipation: I = 2 μA (Max) at T = 25°C  
CC  
A
High Noise Immunity: V  
= V  
= 28% V  
NIH  
NIL CC  
CMOS−Compatible Outputs: V > 0.8 V ; V < 0.1 V @Load  
OH  
CC OL  
CC  
ORDERING INFORMATION  
Power Down Protection Provided on Inputs and Outputs  
Balanced Propagation Delays  
Device  
Package  
Shipping  
48 Units/Rail  
Pin and Function Compatible with Other Standard Logic Families  
Latchup Performance Exceeds 300 mA  
MC74VHC259DG  
MC74VHC259DR2G  
MC74VHC259DTG  
SOIC−16  
SOIC−16 2500 Units/Reel  
TSSOP−16 96 Units/Rail  
ESD Performance: HBM > 2000 V  
These Devices are Pb−Free and are RoHS Compliant  
MC74VHC259DTR2G TSSOP−16 2500 Units/Reel  
A0  
A1  
1
2
16  
15  
V
CC  
RESET  
3
4
14  
13  
A2  
Q0  
Q1  
ENABLE  
DATA IN  
Q7  
5
6
7
8
12  
11  
10  
9
Q2  
Q3  
Q6  
Q5  
Q4  
GND  
Figure 1. Pin Assignment  
© Semiconductor Components Industries, LLC, 2014  
1
Publication Order Number:  
September, 2014 − Rev. 5  
MC74VHC259/D  

MC74VHC259DR2G 替代型号

型号 品牌 替代类型 描述 数据表
MC74VHC259MG ONSEMI

类似代替

AHC/VHC SERIES, OTHER DECODER/DRIVER, TRUE OUTPUT, PDSO16, EIAJ, SOIC-16
MC74VHC259DR2 ONSEMI

类似代替

8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter
MC14511BDG ONSEMI

类似代替

BCD−To−Seven Segment Latch/Decoder/Driver

与MC74VHC259DR2G相关器件

型号 品牌 获取价格 描述 数据表
MC74VHC259DT ONSEMI

获取价格

8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter
MC74VHC259DTEL ONSEMI

获取价格

暂无描述
MC74VHC259DTG ONSEMI

获取价格

8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter, TSSOP-16, 96-TUBE
MC74VHC259DTR2 ONSEMI

获取价格

8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter
MC74VHC259DTR2G ONSEMI

获取价格

8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter, TSSOP-16, 2500-REEL
MC74VHC259M ONSEMI

获取价格

8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter
MC74VHC259MEL ONSEMI

获取价格

8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter
MC74VHC259MELG ONSEMI

获取价格

AHC/VHC SERIES, OTHER DECODER/DRIVER, TRUE OUTPUT, PDSO16, EIAJ, SOIC-16
MC74VHC259MG ONSEMI

获取价格

AHC/VHC SERIES, OTHER DECODER/DRIVER, TRUE OUTPUT, PDSO16, EIAJ, SOIC-16
MC74VHC2G17MU3TCG ONSEMI

获取价格

Dual Buffer, Schmitt Trigger Input