MITSUBISHI LSIs
1997.01.22
M5M532R16J,TP-10,-12,-15
PRELIMINARY
Notice: This is not a final specification.
Some parametric limits are subject to change.
524288-BIT (32768-WORD BY 16-BIT) CMOS STATIC RAM
DESCRIPTION
PIN CONFIGURATION (TOP VIEW)
The M5M532R16 is a family of 32768-word by 16-bit
static RAMs, fabricated with the high performance CMOS
process and designed for high speed application. These
devices operate on a single 5V supply, and are directly
TTL compatible.
1
2
44
N.C
A3
A2
A1
A0
A4
A5
ADDRESS
INPUTS
43
42
41
3
4
A6
ADDRESS
INPUTS
OUTPUT
ENABLE
BYTE
CONTROL
INPUTS
/OE
/UB
5
6
7
40
39
38
They include a power down feature as well. In write
and read cycles, the lower and upper bytes are able
to be controled either togethe or separately by /LB
and /UB.
CHIP
SELECT
INPUTS
/S
DQ1
DQ2
/LB
DQ16
DATA
INPUTS/
OUTPUTS
DATA
INPUTS/
8
9
35
36
35
DQ15
DQ3
DQ4
DQ14 OUTPUTS
DQ13
10
(5V) Vcc
(0V) GND
DQ5
11
12
13
34
33
32
GND (0V)
Vcc (5V)
DQ12
FEATURES
Fast access time M5M532R16J,TP-10
10ns(max)
12ns(max)
15ns(max)
500mW(typ)
15mW(typ)
M5M532R16J,TP-12
DATA
DATA
DQ6
14
15
16
31
30
29
DQ11
INPUTS/
INPUTS/
M5M532R16J,TP-15
OUTPUTS
DQ7
DQ8
/W
DQ10 OUTPUTS
DQ9
NC
A7
Low power dissipation Active
Stand by
WRITE
CONTROL
INPUT
17
18
19
28
27
26
A14
A13
A12
A11
NC
Single +5V power supply
A8
ADDRESS
INPUTS
ADDRESS
INPUTS
Fully static operation : No clocks, No refresh
Common data I/O
20
21
22
25
24
23
A9
A10
NC
Easy memory expansion by /S
Three-state outputs : OR-tie capability
OE prevents data contention in the I/O bus
Directly TTL compatible : All inputs and outputs
Separate control of lower and upper bytes by /LB and /UB
Outline 44P0K(J)
44P3W-H(TP)
PACKAGE
APPLICATION
High-speed memory system
M5M532R16J : 44pin 400mil SOJ
M5M532R16VP: 44pin 400mil TSOP(II)
FUNCTION
When setting /LB at a high level and other pins are in
an active state, upper-Byte are in a selectable mode
in which both reading and writing are enable, and
lower-Byte are in a non-selectable mode. And when
setting /UB at a high level and other pins are in an
active state, lower-Byte are in a selectable mode in
which both reading and writing are enable, and
upper-Byte are in a non-selectable mode.
The operation mode of the M5M532R16 is determined
by a combination of the device control inputs /S, /W,
/OE, /LB, and /UB. Each mode is summarized in the
function table.
A write cycle is executed whenever the low level /W
overlaps with low level /LB and/or low level /UB and low
level /S. The address must be set-up before write cycle
and must be stable during the entire cycle.
When setting /LB and /UB at a high level or /S at high
level, the chip is in a non-selectable mode in which
both reading and writing are disabled. In this mode,
the output stage is in a high-impedance state,
allowing OR-tie with other chips and memory
expansion by /LB, /UB and /S.
Signal-/S controls the power-down feature. When /S
goes high, power dissapation is reduced extremely.
The access time from /S is equivalent to the address
access time.
The data is latched into a cell on the traling edge of
/W, /LB, /UB or /S, whichever occurs first, requiring the
set-up and hold time relative to these edge to be
maintained. The output enable input /OE directly
controls the output stage. Setting the /OE at a high
level, the output stage is in a high impedance state, and
the data bus contention problem in the write cycle is
eliminated.
A read cycle is excuted by setting W at a high level
and /OE at a low level while /LB and/or /UB and /S are
in an active state. (/LB and/or /UB=L, /S=L)
MITSUBISHI
ELECTRIC
1