5秒后页面跳转
M54HC113F1R PDF预览

M54HC113F1R

更新时间: 2024-11-03 22:46:39
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS 触发器锁存器逻辑集成电路
页数 文件大小 规格书
11页 250K
描述
DUAL J-K FLIP FLOP WITH PRESET

M54HC113F1R 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:DIP
包装说明:DIP, DIP14,.3针数:14
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
风险等级:5.92Is Samacsys:N
系列:HC/UHJESD-30 代码:R-GDIP-T14
JESD-609代码:e0负载电容(CL):50 pF
逻辑集成电路类型:J-K FLIP-FLOP最大频率@ Nom-Sup:27000000 Hz
最大I(ol):0.004 A位数:2
功能数量:2端子数量:14
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:COMPLEMENTARY封装主体材料:CERAMIC, GLASS-SEALED
封装代码:DIP封装等效代码:DIP14,.3
封装形状:RECTANGULAR封装形式:IN-LINE
峰值回流温度(摄氏度):NOT SPECIFIED电源:2/6 V
传播延迟(tpd):38 ns认证状态:Not Qualified
座面最大高度:5.08 mm子类别:FF/Latches
最大供电电压 (Vsup):6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:CMOS温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:NEGATIVE EDGE
宽度:7.62 mm最小 fmax:27 MHz
Base Number Matches:1

M54HC113F1R 数据手册

 浏览型号M54HC113F1R的Datasheet PDF文件第2页浏览型号M54HC113F1R的Datasheet PDF文件第3页浏览型号M54HC113F1R的Datasheet PDF文件第4页浏览型号M54HC113F1R的Datasheet PDF文件第5页浏览型号M54HC113F1R的Datasheet PDF文件第6页浏览型号M54HC113F1R的Datasheet PDF文件第7页 
M54HC113  
M74HC113  
DUAL J-K FLIP FLOP WITH PRESET  
.
.
.
.
.
.
.
.
HIGH SPEED  
fMAX = 71 MHz (TYP.) at VCC = 5 V  
LOW POWER DISSIPATION  
ICC = 2 µA at TA = 25 °C  
HIGH NOISE IMMUNITY  
VNIH = VNIL = 28 % VCC (MIN.)  
OUTPUT DRIVE CAPABILITY  
10 LSTTL LOADS  
SYMMETRICAL OUTPUT IMPEDANCE  
|IOH| = IOL = 4 mA (MIN.)  
BALANCED PROPAGATION DELAYS  
tPLH = tPHL  
WIDE OPERATING VOLTAGE RANGE  
B1R  
(Plastic Package)  
F1R  
(Ceramic Package)  
M1R  
(Micro Package)  
C1R  
(Chip Carrier)  
VCC (OPR) = 2 V to 6 V  
PIN AND FUNCTION COMPATIBLE  
WITH 54/74LS113  
ORDER CODES :  
M54HC113F1R  
M74HC113B1R  
M74HC113M1R  
M74HC113C1R  
DESCRIPTION  
The M54/74HC113 is a high speed CMOS DUAL J-  
K FLIP FLOP WITH PRESET fabricated in silicon  
gate C2MOS technology. It has the same high  
speed performance of LSTTL combined with true  
CMOS lowpower consumption. Thiscircuit offersin-  
dividual J, K, set, and clock inputs. Thesemonolithic  
dual flip-flops are designed so that when the clock  
goes HIGH, the inputs are enabled and data will be  
accepted. The logic level of the J and K inputs may  
be allowed to change when the clock pulse is HIGH  
and the bistable will function as shown in the truth  
table as long as minimum set-up times are ob-  
served. Input data is transferred to the outputs on  
the negative-going edge ofthe clock pulse. Allinputs  
are equipped with protection circuits against static  
discharge and transient excess voltage.  
PIN CONNECTIONS (top view)  
INPUT AND OUTPUT EQUIVALENT CIRCUIT  
NC =  
No Internal  
Connection  
October 1992  
1/11  

与M54HC113F1R相关器件

型号 品牌 获取价格 描述 数据表
M54HC11D STMICROELECTRONICS

获取价格

RAD-HARD TRIPLE 3-INPUT AND GATE
M54HC11D1 STMICROELECTRONICS

获取价格

RAD-HARD TRIPLE 3-INPUT AND GATE
M54HC11DG STMICROELECTRONICS

获取价格

抗辐照三路3输入与门
M54HC11F1R STMICROELECTRONICS

获取价格

TRIPLE 3-INPUT AND GATE
M54HC11K STMICROELECTRONICS

获取价格

RAD-HARD TRIPLE 3-INPUT AND GATE
M54HC11K1 STMICROELECTRONICS

获取价格

RAD-HARD TRIPLE 3-INPUT AND GATE
M54HC11KG STMICROELECTRONICS

获取价格

抗辐照三路3输入与门
M54HC11KT STMICROELECTRONICS

获取价格

抗辐照三路3输入与门
M54HC123 STMICROELECTRONICS

获取价格

DUAL RETRIGGERABLE MONOSTABLE MULTIVIBRATOR
M54HC123_04 STMICROELECTRONICS

获取价格

RAD-HARD DUAL RETRIGGERABLE MONOSTABLE MULTIVIBRATOR