5秒后页面跳转
M2006-02-669.6429 PDF预览

M2006-02-669.6429

更新时间: 2024-11-30 20:00:19
品牌 Logo 应用领域
艾迪悌 - IDT 驱动逻辑集成电路
页数 文件大小 规格书
8页 261K
描述
CLCC-36, Tube

M2006-02-669.6429 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:CLCC
包装说明:9 X 9 MM, CERAMIC, LCC-36针数:36
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.47
输入调节:DIFFERENTIAL MUXJESD-30 代码:S-CQCC-N36
JESD-609代码:e4长度:8.99 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER湿度敏感等级:1
功能数量:1反相输出次数:
端子数量:36实输出次数:2
最高工作温度:70 °C最低工作温度:
封装主体材料:CERAMIC, METAL-SEALED COFIRED封装代码:QCCN
封装形状:SQUARE封装形式:CHIP CARRIER
峰值回流温度(摄氏度):240认证状态:Not Qualified
座面最大高度:3.1 mm最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:GOLD端子形式:NO LEAD
端子节距:0.635 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:8.99 mm
最小 fmax:700 MHzBase Number Matches:1

M2006-02-669.6429 数据手册

 浏览型号M2006-02-669.6429的Datasheet PDF文件第2页浏览型号M2006-02-669.6429的Datasheet PDF文件第3页浏览型号M2006-02-669.6429的Datasheet PDF文件第4页浏览型号M2006-02-669.6429的Datasheet PDF文件第5页浏览型号M2006-02-669.6429的Datasheet PDF文件第6页浏览型号M2006-02-669.6429的Datasheet PDF文件第7页 
P r o d u c t D a t a S h e e t  
Integrated  
Circuit  
Systems, Inc.  
M2006-02  
VCSO BASED FEC CLOCK PLL  
GENERAL DESCRIPTION  
PIN ASSIGNMENT (9 x 9 mm SMT)  
The M2006-02 is a VCSO (Voltage Controlled SAW  
Oscillator) based clock generator  
PLL designed for clock frequency  
translation and jitter attenuation.  
The device supports both forward  
and inverse FEC (Forward Error  
Correction) clock multiplication  
FIN_SEL0  
FEC_SEL0  
FEC_SEL1  
FEC_SEL2  
FEC_SEL3  
VCC  
P0_SEL  
P1_SEL  
nFOUT0  
FOUT0  
GND  
nFOUT1  
FOUT1  
VCC  
28  
29  
30  
31  
18  
17  
16  
15  
14  
13  
12  
11  
10  
ratios. Multiplication ratios are  
M2006-02  
pin-selected from pre-programming look-up tables.  
32  
33  
34  
35  
36  
( T o p V i e w )  
DNC  
DNC  
FEATURES  
DNC  
GND  
Pin-selectable PLL divider ratios support forward and  
inverse FEC ratio translation, including:  
• 255/238 (OTU1) Mapping and 238/255 De-mapping  
• 255/237 (OTU2) Mapping and 237/255 De-mapping  
• 255/236 (OTU3) Mapping and 236/255 De-mapping  
Supports input reference and VCSO frequencies up to  
700MHz, supports loop timing modes  
(Specify VCSO frequency at time of order)  
Figure 1: Pin Assignment  
Low phase jitter < 0.5 ps rms typical  
(12kHz to 20MHz or 50kHz to 80MHz)  
Example I/O Clock Frequency Combinations  
Using M2006-02-622.0800 and Inverse FEC Ratios  
Base Input Rate 1  
Supports active switching between inverse-FEC and  
non-FEC clock ratios (same VCSO center frequency)  
Ideal for complex ratio FEC ratio translation* and  
for use with an unstable reference** (i.e., similar to the  
M2006-12 - and pin-compatible - but without the Hitless  
Switching and Phase Build-out functions)  
Output Clock  
FEC PLL Ratio  
(either output)  
MHz  
Mfec / Rfec  
(MHz)  
1/1  
622.0800  
666.5143  
669.3266  
672.1627  
622.08  
or  
155.52  
238/255  
237/255  
236/255  
Commercial and Industrial temperature grades  
Single 3.3V power supply  
Table 1: Example I/O Clock Frequency Combinations  
Note 1: Input reference clock can be the base frequency shown  
divided by “Mfin” (as shown in Table 3 on pg. 3).  
Small 9 x 9 mm SMT (surface mount) package  
Note *: Complex ratio FEC ratio translation typically results in  
low phase detector frequencies.  
Note **: An unstable reference which results in phase detector  
jitter beyond 2 ns under normal operating conditions  
SIMPLIFIED BLOCK DIAGRAM  
Loop  
Filter  
M2006-02  
DIF_REF0  
0
nDIF_REF0  
Rfec Div  
DIF_REF1  
1
FOUT0  
P0 Div  
VCSO  
(1 or 4)  
nFOUT0  
nDIF_REF1  
Mfin Div  
Mfec Div  
(1, 4, 8, or 32)  
REF_SEL  
4
2
Mfec / Rfec  
Divider LUT  
FOUT1  
FEC_SEL3:0  
FIN_SEL1:0  
P1 Div  
(1 or 4)  
nFOUT1  
Mfin Divider  
LUT  
P0_SEL  
Figure 2: Simplified Block Diagram  
P1_SEL  
M2006-02 Datasheet Rev 1.0  
Revised 13Jul2004  
M2006-02 VCSO Based FEC Clock PLL  
Integrated Circuit Systems, Inc. Networking & Communications www.icst.com tel (508) 852-5400  
 
 

与M2006-02-669.6429相关器件

型号 品牌 获取价格 描述 数据表
M2006-02-669.6429LF IDT

获取价格

PLL Based Clock Driver, 2 True Output(s), 0 Inverted Output(s), CQCC36, 9 X 9 MM, CERAMIC,
M2006-02-669.6429T IDT

获取价格

CLCC-36, Reel
M2006-02-670.8386LF IDT

获取价格

PLL Based Clock Driver, 2 True Output(s), 0 Inverted Output(s), CQCC36, 9 X 9 MM, CERAMIC,
M2006-02-672.1600 IDT

获取价格

PLL Based Clock Driver, 2 True Output(s), 0 Inverted Output(s), CQCC36, 9 X 9 MM, CERAMIC,
M2006-02-690.5692 IDT

获取价格

CLCC-36, Tube
M2006-02-690.5692LF IDT

获取价格

PLL Based Clock Driver, 2 True Output(s), 0 Inverted Output(s), CQCC36, 9 X 9 MM, CERAMIC,
M2006-02-690.5692T IDT

获取价格

CLCC-36, Reel
M2006-02-693.4830 IDT

获取价格

CLCC-36, Tube
M2006-02-693.4830T IDT

获取价格

CLCC-36, Reel
M2006-02A ICSI

获取价格

VCSO BASED FEC CLOCK PLL