5秒后页面跳转
LC4064ZE-5TN48I PDF预览

LC4064ZE-5TN48I

更新时间: 2024-10-29 20:03:11
品牌 Logo 应用领域
莱迪思 - LATTICE 时钟输入元件可编程逻辑
页数 文件大小 规格书
60页 4863K
描述
EE PLD, 5.8ns, 64-Cell, CMOS, PQFP48, 7 X 7 MM, LEAD FREE, TQFP-48

LC4064ZE-5TN48I 技术参数

是否Rohs认证: 符合生命周期:Active
零件包装代码:QFP包装说明:TFQFP, TQFP48,.35SQ
针数:48Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:1.87其他特性:YES
最大时钟频率:149 MHz系统内可编程:YES
JESD-30 代码:S-PQFP-G48JESD-609代码:e3
JTAG BST:YES长度:7 mm
湿度敏感等级:3专用输入次数:4
I/O 线路数量:32宏单元数:64
端子数量:48组织:4 DEDICATED INPUTS, 32 I/O
输出函数:MACROCELL封装主体材料:PLASTIC/EPOXY
封装代码:TFQFP封装等效代码:TQFP48,.35SQ
封装形状:SQUARE封装形式:FLATPACK, THIN PROFILE, FINE PITCH
电源:1.8 V可编程逻辑类型:EE PLD
传播延迟:5.8 ns认证状态:Not Qualified
座面最大高度:1.2 mm子类别:Programmable Logic Devices
最大供电电压:1.9 V最小供电电压:1.7 V
标称供电电压:1.8 V表面贴装:YES
技术:CMOS端子面层:Matte Tin (Sn)
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUAD宽度:7 mm
Base Number Matches:1

LC4064ZE-5TN48I 数据手册

 浏览型号LC4064ZE-5TN48I的Datasheet PDF文件第2页浏览型号LC4064ZE-5TN48I的Datasheet PDF文件第3页浏览型号LC4064ZE-5TN48I的Datasheet PDF文件第4页浏览型号LC4064ZE-5TN48I的Datasheet PDF文件第5页浏览型号LC4064ZE-5TN48I的Datasheet PDF文件第6页浏览型号LC4064ZE-5TN48I的Datasheet PDF文件第7页 
®
ispMACH 4000ZE Family  
1.8V In-System Programmable  
Ultra Low Power PLDs  
February 2012  
Data Sheet DS1022  
Broad Device Offering  
• 32 to 256 macrocells  
Features  
High Performance  
• Multiple temperature range support  
– Commercial: 0 to 90°C junction (T )  
– Industrial: -40 to 105°C junction (T )  
Space-saving ucBGA and csBGA packages*  
• f  
= 260MHz maximum operating frequency  
MAX  
j
• t = 4.4ns propagation delay  
PD  
j
• Up to four global clock pins with programmable  
clock polarity control  
• Up to 80 PTs per output  
Easy System Integration  
• Operation with 3.3V, 2.5V, 1.8V or 1.5V  
LVCMOS I/O  
Ease of Design  
• Flexible CPLD macrocells with individual clock,  
reset, preset and clock enable controls  
• Up to four global OE controls  
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI  
interfaces  
• Hot-socketing support  
• Open-drain output option  
• Programmable output slew rate  
• 3.3V PCI compatible  
• I/O pins with fast setup path  
Input hysteresis*  
• 1.8V core power supply  
• IEEE 1149.1 boundary scan testable  
• IEEE 1532 ISC compliant  
• Individual local OE control per I/O pin  
• Excellent First-Time-FitTM and refit  
• Wide input gating (36 input logic blocks) for fast  
counters, state machines and address decoders  
Ultra Low Power  
• Standby current as low as 10µA typical  
• 1.8V core; low dynamic power  
• Operational down to 1.6V V  
CC  
• 1.8V In-System Programmable (ISP™) using  
Boundary Scan Test Access Port (TAP)  
• Pb-free package options (only)  
On-chip user oscillator and timer*  
• Superior solution for power sensitive consumer  
applications  
• Per pin pull-up, pull-down or bus keeper  
control*  
Power Guard with multiple enable signals*  
*New enhanced features over original ispMACH 4000Z  
Table 1. ispMACH 4000ZE Family Selection Guide  
ispMACH 4032ZE  
ispMACH 4064ZE  
ispMACH 4128ZE  
ispMACH 4256ZE  
Macrocells  
PD (ns)  
32  
4.4  
64  
4.7  
128  
5.8  
256  
5.8  
t
tS (ns)  
2.2  
2.5  
2.9  
2.9  
tCO (ns)  
3.0  
3.2  
3.8  
3.8  
f
MAX (MHz)  
260  
1.8V  
241  
1.8V  
200  
1.8V  
200  
1.8V  
Supply Voltages (V)  
Packages1 (I/O + Dedicated Inputs)  
48-Pin TQFP (7 x 7mm)  
64-Ball csBGA (5 x 5mm)  
64-Ball ucBGA (4 x 4mm)  
100-Pin TQFP (14 x 14mm)  
132-Ball ucBGA (6 x 6mm)  
144-Pin TQFP (20 x 20mm)  
144-Ball csBGA (7 x 7mm)  
1. Pb-free only.  
32+4  
32+4  
32+4  
48+4  
48+4  
64+10  
64+10  
96+4  
96+4  
96+4  
64+10  
96+14  
108+4  
64+10  
© 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand  
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.  
www.latticesemi.com  
1
DS1022_01.7  

LC4064ZE-5TN48I 替代型号

型号 品牌 替代类型 描述 数据表
LC4064ZE-7TN48I LATTICE

完全替代

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP48, 7 X 7 MM, LEAD FREE, TQFP-48
LC4064ZC-75TN48I LATTICE

完全替代

3.3V/2.5V/1.8V In-System Programmable SuperFAST High Density PLDs
LC4064ZC-5TN48I LATTICE

完全替代

3.3V/2.5V/1.8V In-System Programmable SuperFAST High Density PLDs

与LC4064ZE-5TN48I相关器件

型号 品牌 获取价格 描述 数据表
LC4064ZE5TN48IES LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE5TN64C LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE5TN64CES LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE5TN64I LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE5TN64IES LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE7MN100C LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE7MN100CES LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE7MN100I LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE7MN100IES LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs
LC4064ZE7MN144C LATTICE

获取价格

1.8V In-System Programmable Ultra Low Power PLDs