5秒后页面跳转
JS28F512P30TF PDF预览

JS28F512P30TF

更新时间: 2024-02-25 20:04:30
品牌 Logo 应用领域
镁光 - MICRON 闪存存储内存集成电路光电二极管
页数 文件大小 规格书
92页 1225K
描述
Micron Parallel NOR Flash Embedded Memory (P30-65nm)

JS28F512P30TF 技术参数

是否Rohs认证: 符合生命周期:Obsolete
包装说明:TSSOP, TSSOP56,.8,20Reach Compliance Code:compliant
风险等级:5.77最长访问时间:110 ns
其他特性:TOP BOOT启动块:TOP
命令用户界面:YES通用闪存接口:YES
数据轮询:NOJESD-30 代码:R-PDSO-G56
JESD-609代码:e3长度:18.4 mm
内存密度:536870912 bit内存集成电路类型:FLASH
内存宽度:16功能数量:1
部门数/规模:4,511端子数量:56
字数:33554432 words字数代码:32000000
工作模式:SYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:32MX16
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP56,.8,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH页面大小:16 words
并行/串行:PARALLEL峰值回流温度(摄氏度):260
电源:1.8,1.8/3.3 V编程电压:1.8 V
认证状态:Not Qualified座面最大高度:1.2 mm
部门规模:16K,64K最大待机电流:0.000225 A
子类别:Flash Memories最大压摆率:0.031 mA
最大供电电压 (Vsup):2 V最小供电电压 (Vsup):1.7 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Matte Tin (Sn)端子形式:GULL WING
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30切换位:NO
类型:NOR TYPE宽度:14 mm
Base Number Matches:1

JS28F512P30TF 数据手册

 浏览型号JS28F512P30TF的Datasheet PDF文件第2页浏览型号JS28F512P30TF的Datasheet PDF文件第3页浏览型号JS28F512P30TF的Datasheet PDF文件第4页浏览型号JS28F512P30TF的Datasheet PDF文件第6页浏览型号JS28F512P30TF的Datasheet PDF文件第7页浏览型号JS28F512P30TF的Datasheet PDF文件第8页 
512Mb, 1Gb, 2Gb: P30-65nm  
Features  
List of Figures  
Figure 1: Easy BGA Block Diagram ................................................................................................................... 8  
Figure 2: Memory Map – 512Mb and 1Gb ......................................................................................................... 9  
Figure 3: Memory Map – 2Gb ......................................................................................................................... 10  
Figure 4: 56-Pin TSOP – 14mm x 20mm .......................................................................................................... 11  
Figure 5: 64-Ball Easy BGA – 8mm x 10mm x 1.2mm ....................................................................................... 12  
Figure 6: 56-Lead TSOP Pinout – 512Mb and 1Gb ........................................................................................... 13  
Figure 7: 64-Ball Easy BGA (Top View – Balls Down) – 512Mb, 1Gb, and 2Gb .................................................... 14  
Figure 8: Example VPP Supply Connections .................................................................................................... 31  
Figure 9: Block Locking State Diagram ........................................................................................................... 35  
Figure 10: First Access Latency Count ............................................................................................................ 40  
Figure 11: Example Latency Count Setting Using Code 3 ................................................................................. 41  
Figure 12: End of Wordline Timing Diagram ................................................................................................... 41  
Figure 13: OTP Register Map .......................................................................................................................... 46  
Figure 14: Word Program Procedure ............................................................................................................... 62  
Figure 15: Buffer Program Procedure .............................................................................................................. 63  
Figure 16: Buffered Enhanced Factory Programming (BEFP) Procedure ........................................................... 64  
Figure 17: Block Erase Procedure ................................................................................................................... 65  
Figure 18: Program Suspend/Resume Procedure ............................................................................................ 66  
Figure 19: Erase Suspend/Resume Procedure ................................................................................................. 67  
Figure 20: Block Lock Operations Procedure ................................................................................................... 68  
Figure 21: OTP Register Programming Procedure ............................................................................................ 69  
Figure 22: Status Register Procedure .............................................................................................................. 70  
Figure 23: Reset Operation Waveforms ........................................................................................................... 72  
Figure 24: AC Input/Output Reference Timing ................................................................................................ 76  
Figure 25: Transient Equivalent Load Circuit .................................................................................................. 76  
Figure 26: Clock Input AC Waveform .............................................................................................................. 76  
Figure 27: Asynchronous Single-Word Read (ADV# LOW) ................................................................................ 80  
Figure 28: Asynchronous Single-Word Read (ADV# Latch) ............................................................................... 80  
Figure 29: Asynchronous Page Mode Read ...................................................................................................... 81  
Figure 30: Synchronous Single-Word Array or Nonarray Read .......................................................................... 82  
Figure 31: Continuous Burst Read with Output Delay ..................................................................................... 83  
Figure 32: Synchronous Burst Mode 4-Word Read ........................................................................................... 84  
Figure 33: Write to Write Timing .................................................................................................................... 87  
Figure 34: Asynchronous Read to Write Timing ............................................................................................... 87  
Figure 35: Write to Asynchronous Read Timing ............................................................................................... 88  
Figure 36: Synchronous Read to Write Timing ................................................................................................ 89  
Figure 37: Write to Synchronous Read Timing ................................................................................................ 90  
PDF: 09005aef845667b3  
p30_65nm_MLC_512Mb-1gb_2gb.pdf - Rev. B 12/13 EN  
Micron Technology, Inc. reserves the right to change products or specifications without notice.  
5
© 2013 Micron Technology, Inc. All rights reserved.  

与JS28F512P30TF相关器件

型号 品牌 获取价格 描述 数据表
JS28F512P30TFA MICRON

获取价格

Numonyx Axcell P30-65nm Flash Memory
JS28F512P33BFD MICRON

获取价格

Micron Parallel NOR Flash Embedded Memory (P33-65nm)
JS28F512P33EFA MICRON

获取价格

Micron Parallel NOR Flash Embedded Memory (P33-65nm)
JS28F512P33TFA MICRON

获取价格

Micron Parallel NOR Flash Embedded Memory (P33-65nm)
JS28F640J3A-110 INTEL

获取价格

Intel StrataFlash Memory (J3)
JS28F640J3A-115 INTEL

获取价格

Intel StrataFlash Memory (J3)
JS28F640J3A-120 INTEL

获取价格

Intel StrataFlash Memory (J3)
JS28F640J3A-125 INTEL

获取价格

Intel StrataFlash Memory (J3)
JS28F640J3A-150 INTEL

获取价格

Intel StrataFlash Memory (J3)
JS28F640J3C-110 INTEL

获取价格

Intel StrataFlash Memory (J3)