5秒后页面跳转
IS41C44002-50JI PDF预览

IS41C44002-50JI

更新时间: 2024-02-20 22:50:32
品牌 Logo 应用领域
美国芯成 - ISSI /
页数 文件大小 规格书
19页 159K
描述
4M x 4 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE

IS41C44002-50JI 数据手册

 浏览型号IS41C44002-50JI的Datasheet PDF文件第5页浏览型号IS41C44002-50JI的Datasheet PDF文件第6页浏览型号IS41C44002-50JI的Datasheet PDF文件第7页浏览型号IS41C44002-50JI的Datasheet PDF文件第9页浏览型号IS41C44002-50JI的Datasheet PDF文件第10页浏览型号IS41C44002-50JI的Datasheet PDF文件第11页 
IS41C4400X  
®
IS41LV4400X SERIES  
ISSI  
Notes:  
1. An initial pause of 200 µs is required after power-up followed by eight RAS refresh cycle (RAS-Only or CBR) before proper device  
operation is assured. The eight RAS cycles wake-up should be repeated any time the tREF refresh requirement is exceeded.  
2. VIH (MIN) and VIL (MAX) are reference levels for measuring timing of input signals. Transition times, are measured between VIH and  
VIL (or between VIL and VIH) and assume to be 1 ns for all inputs.  
3. In addition to meeting the transition rate specification, all input signals must transit between VIH and VIL (or between VIL and VIH) in a  
monotonicmanner.  
4. If CAS and RAS = VIH, data output is High-Z.  
5. If CAS = VIL, data output may contain data from the last valid READ cycle.  
6. Measured with a load equivalent to one TTL gate and 50 pF.  
7. AssumesthattRCD - tRCD (MAX). IftRCD isgreaterthanthemaximumrecommendedvalueshowninthistable, tRAC willincreasebythe  
amount that tRCD exceeds the value shown.  
8. Assumes that tRCD tRCD (MAX).  
9. IfCAS isLOWatthefallingedgeofRAS, dataoutwillbemaintainedfromthepreviouscycle. Toinitiateanewcycleandclearthedata  
output buffer, CAS and RAS must be pulsed for tCP.  
10. Operation with the tRCD (MAX) limit ensures that tRAC (MAX) can be met. tRCD (MAX) is specified as a reference point only; if tRCD is  
greater than the specified tRCD (MAX) limit, access time is controlled exclusively by tCAC.  
11. Operation within the tRAD (MAX) limit ensures that tRCD (MAX) can be met. tRAD (MAX) is specified as a reference point only; if tRAD is  
greater than the specified tRAD (MAX) limit, access time is controlled exclusively by tAA.  
12. Either tRCH or tRRH must be satisfied for a READ cycle.  
13. tOFF (MAX) defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL.  
14. tWCS, tRWD, tAWD and tCWD are restrictive operating parameters in LATE WRITE and READ-MODIFY-WRITE cycle only. If tWCS tWCS  
(MIN),thecycleisanEARLYWRITEcycleandthedataoutputwillremainopencircuitthroughouttheentirecycle.IftRWD tRWD (MIN),  
tAWD tAWD (MIN)andtCWD tCWD (MIN), thecycleisaREAD-WRITEcycleandthedataoutputwillcontaindatareadfromtheselected  
cell. If neither of the above conditions is met, the state of I/O (at access time and until CAS and RAS or OE go back to VIH) is  
indeterminate. OE held HIGH and WE taken LOW after CAS goes LOW result in a LATE WRITE (OE-controlled) cycle.  
15. Output parameter (I/O) is referenced to corresponding CAS input.  
16. During a READ cycle, if OE is LOW then taken HIGH before CAS goes HIGH, I/O goes open. If OE is tied permanently LOW, a LATE  
WRITE or READ-MODIFY-WRITE is not possible.  
17. Write command is defined as WE going low.  
18. LATEWRITEandREAD-MODIFY-WRITEcyclesmusthavebothtOD andtOEH met(OE HIGHduringWRITEcycle)inordertoensure  
thattheoutputbufferswillbeopenduringtheWRITEcycle. TheI/OswillprovidethepreviouslywrittendataifCAS remainsLOWand  
OE is taken back to LOW after tOEH is met.  
19. The I/Os are in open during READ cycles once tOD or tOFF occur.  
20. Determined by falling edge of CAS.  
21. Determined by rising edge of CAS.  
22. These parameters are referenced to CAS leading edge in EARLY WRITE cycles and WE leading edge in LATE WRITE or READ-  
MODIFY-WRITE cycles.  
23. CAS must meet minimum pulse width.  
24. The 3 ns minimum is a parameter guaranteed by design.  
25. Enables on-chip refresh and address counters.  
8
Integrated Silicon Solution, Inc. 1-800-379-4774  
Rev. D  
06/24/01  

与IS41C44002-50JI相关器件

型号 品牌 描述 获取价格 数据表
IS41C44002-50T ETC x4 EDO Page Mode DRAM

获取价格

IS41C44002-50TI ISSI EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, TSOP2-24

获取价格

IS41C44002-60J ISSI 4M x 4 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE

获取价格

IS41C44002-60JI ISSI 4M x 4 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE

获取价格

IS41C44002-60T ISSI EDO DRAM, 4MX4, 60ns, CMOS, PDSO24, TSOP2-24

获取价格

IS41C44002-60TI ISSI EDO DRAM, 4MX4, 60ns, CMOS, PDSO24, TSOP2-24

获取价格