5秒后页面跳转
ILSI-67201AV-25 PDF预览

ILSI-67201AV-25

更新时间: 2024-11-12 20:05:55
品牌 Logo 应用领域
TEMIC 先进先出芯片
页数 文件大小 规格书
17页 180K
描述
FIFO, 512X9, 25ns, Asynchronous, CMOS, PQCC32, PLASTIC, LCC-32

ILSI-67201AV-25 技术参数

生命周期:Transferred包装说明:PLASTIC, LCC-32
Reach Compliance Code:unknown风险等级:5.63
最长访问时间:25 ns周期时间:35 ns
JESD-30 代码:S-PQCC-J32内存密度:4608 bit
内存宽度:9功能数量:1
端子数量:32字数:512 words
字数代码:512工作模式:ASYNCHRONOUS
最高工作温度:85 °C最低工作温度:-40 °C
组织:512X9输出特性:3-STATE
可输出:NO封装主体材料:PLASTIC/EPOXY
封装形状:SQUARE封装形式:CHIP CARRIER
并行/串行:PARALLEL认证状态:Not Qualified
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子形式:J BEND端子位置:QUAD
Base Number Matches:1

ILSI-67201AV-25 数据手册

 浏览型号ILSI-67201AV-25的Datasheet PDF文件第2页浏览型号ILSI-67201AV-25的Datasheet PDF文件第3页浏览型号ILSI-67201AV-25的Datasheet PDF文件第4页浏览型号ILSI-67201AV-25的Datasheet PDF文件第5页浏览型号ILSI-67201AV-25的Datasheet PDF文件第6页浏览型号ILSI-67201AV-25的Datasheet PDF文件第7页 
M67201A/M67202A  
512 9 & 1 K 9 CMOS Parallel FIFO  
Introduction  
The M67201A/202A implement a first-in first-out Using an array of eigh transistors (8 T) memory cell and  
algorithm, featuring asynchronous read/write operations. fabricated with the state of the art 1.0 µm lithography  
The FULL and EMPTY flags prevent data overflow and named SCMOS, the M 67201A/202A combine an  
underflow. The Expansion logic allows unlimited extremely low standby supply current (typ = 1.0  
µA) with  
expansion in word size and depth with no timing fast access time at 25 ns over the full temperature range.  
a
penalties. Twin address pointers automatically generate All versions offer battery backup data retention capability  
internal read and write addresses, and no external address with a typical power consumption at less than 5 µW.  
information are required for the TEMIC FIFOs. Address  
pointers are automatically incremented with the write pin  
For military/space applications that demand superior  
levels  
of  
performance  
and  
reliability  
the  
and read pin. The 9 bits wide data are used in data  
communications applications where a parity bit for error  
checking is necessary. The Retransmit pin reset the Read  
pointer to zero without affecting the write pointer. This is  
very useful for retransmitting data when an error is  
detected in the system.  
M 67201A/202A is processed according to the methods  
of the latest revision of the MIL STD 883 (class B or S)  
and/or ESA SCC 9000.  
Features  
D First-in first-out dual port memory  
D 512 × 9 organisation (M 67201A)  
D 1024 × 9 organisation (M 67202A)  
D Fast access time  
D Asynchronous read/write operations  
D Empty, full and half flags in single device mode  
D Retransmit capability  
D Bi-directional applications  
20*, 25, 35, 45, 55 ns, commercial, industrial and  
automotive  
D Battery back-up operation : 2 V data retention  
D TTL compatible  
20*, 25, 30, 40, 50 ns, military  
D Wide temperature range :  
D Single 5 V ± 10 % Power Supply (1)  
D High performance SCMOS technology  
– 55°C to + 125°C  
(1) 3.3 V versions are also available. Please consult sales.  
D 67201AL/202AL low power 67201AV/202AV very low  
power  
D Fully expandable by word width or depth  
* Preview. Please Consult Sales.  
MATRA MHS  
1
Rev. D (11 April. 97)  

与ILSI-67201AV-25相关器件

型号 品牌 获取价格 描述 数据表
ILSI-67201AV-35:RD ATMEL

获取价格

暂无描述
ILSI-67201AV-35SHXXX:D ATMEL

获取价格

FIFO, 512X9, 35ns, Asynchronous, CMOS, PQCC32,
ILSI-67201AV-45:D ATMEL

获取价格

FIFO, 512X9, 45ns, Asynchronous, CMOS, PQCC32,
ILSI-67201AV-45SHXXX:RD ATMEL

获取价格

FIFO, 512X9, 45ns, Asynchronous, CMOS, PQCC32,
ILSI-67202AL-20SHXXX:RD ATMEL

获取价格

FIFO, 1KX9, 20ns, Asynchronous, CMOS, PQCC32
ILSI-67202AL-35:RD ATMEL

获取价格

FIFO, 1KX9, 35ns, Asynchronous, CMOS, PQCC32
ILSI-67202AL-35SHXXX:R ATMEL

获取价格

FIFO, 1KX9, 35ns, Asynchronous, CMOS, PQCC32,
ILSI-67202AL-55SHXXX:R ATMEL

获取价格

FIFO, 1KX9, 55ns, Asynchronous, CMOS, PQCC32
ILSI-67202AL-55SHXXX:RD ATMEL

获取价格

FIFO, 1KX9, 55ns, Asynchronous, CMOS, PQCC32
ILSI-67202AV-20:D ATMEL

获取价格

FIFO, 1KX9, 20ns, Asynchronous, CMOS, PQCC32,