5秒后页面跳转
ICS620-01RLFT PDF预览

ICS620-01RLFT

更新时间: 2024-11-07 14:42:43
品牌 Logo 应用领域
艾迪悌 - IDT 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
4页 64K
描述
Video Clock Generator, 48MHz, CMOS, PDSO28, 0.150 INCH, QSOP-28

ICS620-01RLFT 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SSOP,针数:28
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.23
JESD-30 代码:R-PDSO-G28JESD-609代码:e3
长度:9.9 mm端子数量:28
最高工作温度:70 °C最低工作温度:
最大输出时钟频率:48 MHz封装主体材料:PLASTIC/EPOXY
封装代码:SSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, SHRINK PITCH峰值回流温度(摄氏度):260
主时钟/晶体标称频率:14.318 MHz认证状态:Not Qualified
座面最大高度:1.75 mm最大供电电压:5.5 V
最小供电电压:3 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:MATTE TIN
端子形式:GULL WING端子节距:0.635 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:3.9 mmuPs/uCs/外围集成电路类型:CLOCK GENERATOR, VIDEO
Base Number Matches:1

ICS620-01RLFT 数据手册

 浏览型号ICS620-01RLFT的Datasheet PDF文件第2页浏览型号ICS620-01RLFT的Datasheet PDF文件第3页浏览型号ICS620-01RLFT的Datasheet PDF文件第4页 
ICS620-01  
PRELIMINARY INFORMATION  
Digital Still Camera Clock Source  
ICR O CLOC K  
Description  
Features  
The ICS620-01 is a low cost, low jitter, high  
performance clock synthesizer for digital still  
cameras. Using analog Phase-Locked Loop  
(PLL) techniques, the device uses a  
14.318 MHz crystal input to produce multiple  
output clocks required in the camera. It  
provides selectable NTSC/PAL clock, a  
selectable processor clock, a selectable CCD  
clock, and a selectable interface clocks. Most  
clocks are generated to a very low ppm  
synthesis error rate.  
• Packaged in 28 pin, 150 mil wide SSOP (QSOP)  
• Provides all clocks necessary for many digital still  
camera systems  
• All clocks are frequency locked together  
• Interface clock for USB, P1394, or UART  
• Saves space over multiple crystals and oscillators  
• Clocks power down when all select pins are low  
• Full CMOS outputs also compatible with TTL levels  
• +3.3 V or +5 V operation  
• Low power, sub-micron CMOS process  
• Custom versions available  
All clocks can be turned off using a power  
down mode. Custom versions with user-  
defined frequencies and power down modes  
are available in 6-8 weeks.  
Block Diagram  
Output  
Buffer  
2
NTSC/PAL Clock 1  
NSEL1:0  
PLL Clock  
Synthesis  
Circuitry ÷2  
Output  
Buffer  
NTSC/PAL Clock 2  
Output  
Buffer  
2
Processor Clock 1  
Processor Clock 2  
CCD Clock 1  
PLL Clock  
Synthesis  
Circuitry  
PSEL1:0  
Output  
Buffer  
÷2  
÷2  
Output  
Buffer  
2
CSEL1:0  
PLL Clock  
Synthesis  
Circuitry  
2
Output  
Buffer  
CCD Clock 2  
ISEL1:0  
X1  
Output  
Buffer  
PLL Clock  
Synthesis  
Circuitry  
Interface Clock 1  
Interface Clock 2  
Crystal  
Oscillator  
X2  
Output  
Buffer  
14.31818  
MHz  
crystal  
MDS 620-01 B  
1
Revision 072098  
Printed 12/4/00  
Integrated Circuit Systems • 1271 Parkmoor Ave.•San Jose•CA•95126•(408)295-9800tel•(408)295-9818fax  

与ICS620-01RLFT相关器件

型号 品牌 获取价格 描述 数据表
ICS620-01RT ICSI

获取价格

Digital Still Camera Clock Source
ICS-620-AGG SAMTEC

获取价格

IC Socket, DIP20, 20 Contact(s)
ICS620AK-06LF IDT

获取价格

Processor Specific Clock Generator, 24.576MHz, CMOS, ROHS COMPLIANT, QFN-32
ICS620AK-06LFT IDT

获取价格

Processor Specific Clock Generator, 24.576MHz, CMOS, ROHS COMPLIANT, QFN-32
ICS620AKI-06LF IDT

获取价格

Clock Generator
ICS620AKI-06LFT IDT

获取价格

Clock Generator
ICS-620-ATT SAMTEC

获取价格

IC Socket, DIP20, 20 Contact(s)
ICS-620-EGG SAMTEC

获取价格

IC Socket, DIP20, 20 Contact(s)
ICS-620-EGT SAMTEC

获取价格

IC Socket, DIP20, 20 Contact(s)
ICS-620-HGT SAMTEC

获取价格

IC Socket, DIP20, 20 Contact(s)