5秒后页面跳转
GS8342T10BD-300 PDF预览

GS8342T10BD-300

更新时间: 2024-11-22 13:48:07
品牌 Logo 应用领域
GSI /
页数 文件大小 规格书
29页 441K
描述
165 BGA

GS8342T10BD-300 技术参数

是否Rohs认证: 不符合生命周期:Active
零件包装代码:BGA包装说明:LBGA, BGA165,11X15,40
针数:165Reach Compliance Code:compliant
ECCN代码:3A991.B.2.BHTS代码:8542.32.00.41
Factory Lead Time:10 weeks风险等级:5.49
最长访问时间:0.45 ns其他特性:PIPELINED ARCHITECTURE
最大时钟频率 (fCLK):300 MHzI/O 类型:COMMON
JESD-30 代码:R-PBGA-B165JESD-609代码:e0
长度:15 mm内存密度:37748736 bit
内存集成电路类型:DDR SRAM内存宽度:9
功能数量:1端子数量:165
字数:4194304 words字数代码:4000000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:4MX9
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LBGA封装等效代码:BGA165,11X15,40
封装形状:RECTANGULAR封装形式:GRID ARRAY, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):NOT SPECIFIED
电源:1.5/1.8,1.8 V认证状态:Not Qualified
座面最大高度:1.4 mm最大待机电流:0.185 A
最小待机电流:1.7 V子类别:SRAMs
最大压摆率:0.45 mA最大供电电压 (Vsup):1.9 V
最小供电电压 (Vsup):1.7 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:13 mm

GS8342T10BD-300 数据手册

 浏览型号GS8342T10BD-300的Datasheet PDF文件第2页浏览型号GS8342T10BD-300的Datasheet PDF文件第3页浏览型号GS8342T10BD-300的Datasheet PDF文件第4页浏览型号GS8342T10BD-300的Datasheet PDF文件第5页浏览型号GS8342T10BD-300的Datasheet PDF文件第6页浏览型号GS8342T10BD-300的Datasheet PDF文件第7页 
GS8342T07/10/19/37BD-450/400/350/333/300  
36Mb SigmaDDR-II+TM  
Burst of 2 SRAM  
450 MHz–300 MHz  
165-Bump BGA  
Commercial Temp  
Industrial Temp  
1.8 V V  
DD  
1.8 V or 1.5 V I/O  
The GS8342T07/10/19/37BD SigmaDDR-II+ SRAMs are just  
one element in a family of low power, low voltage HSTL I/O  
SRAMs designed to operate at the speeds needed to implement  
economical high performance networking systems.  
Features  
• 2.0 Clock Latency  
• Simultaneous Read and Write SigmaDDR™ Interface  
• Common I/O bus  
• JEDEC-standard pinout and package  
• Double Data Rate interface  
• Byte Write controls sampled at data-in time  
• Burst of 2 Read and Write  
• On-Die Termination (ODT) on Data (D), Byte Write (BW),  
and Clock (K, K) inputs  
• 1.8 V +100/–100 mV core power supply  
• 1.5 V or 1.8 V HSTL Interface  
Clocking and Addressing Schemes  
The GS8342T07/10/19/37BD SigmaDDR-II+ SRAMs are  
synchronous devices. They employ two input register clock  
inputs, K and K. K and K are independent single-ended clock  
inputs, not differential inputs to a single differential clock input  
buffer.  
• Pipelined read operation with self-timed Late Write  
• Fully coherent read and write pipelines  
• ZQ pin for programmable output drive strength  
• Data Valid pin (QVLD) Support  
• IEEE 1149.1 JTAG-compliant Boundary Scan  
• 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package  
• RoHS-compliant 165-bump BGA package available  
Each internal read and write operation in a SigmaDDR-II+ B2  
RAM is two times wider than the device I/O bus. An input data  
bus de-multiplexer is used to accumulate incoming data before  
it is simultaneously written to the memory array. An output  
data multiplexer is used to capture the data produced from a  
single memory array read and then route it to the appropriate  
output drivers as needed. Therefore the address field of a  
SigmaDDR-II+ B2 RAM is always one address pin less than  
the advertised index depth (e.g., the 4M x 8 has a 2M  
addressable index).  
SigmaDDRFamily Overview  
The GS8342T07/10/19/37BD are built in compliance with the  
SigmaDDR-II+ SRAM pinout standard for Common I/O  
synchronous SRAMs. They are 37,748,736 (36Mb) SRAMs.  
Parameter Synopsis  
-450  
-400  
2.5 ns  
0.45 ns  
-350  
2.86 ns  
0.45 ns  
-333  
-300  
tKHKH  
tKHQV  
2.22 ns  
0.45 ns  
3.0 ns  
0.45 ns  
3.3 ns  
0.45 ns  
Rev: 1.02 6/2012  
1/29  
© 2011, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.