5秒后页面跳转
EP3CLS150F780I7N PDF预览

EP3CLS150F780I7N

更新时间: 2024-01-23 02:25:24
品牌 Logo 应用领域
英特尔 - INTEL 时钟可编程逻辑
页数 文件大小 规格书
32页 760K
描述
Field Programmable Gate Array, 150848 CLBs, 450MHz, 150848-Cell, CMOS, PBGA780, LEAD FREE, FBGA-780

EP3CLS150F780I7N 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:LEAD FREE, FBGA-780Reach Compliance Code:compliant
ECCN代码:3A991HTS代码:8542.39.00.01
风险等级:5.29最大时钟频率:450 MHz
JESD-30 代码:S-PBGA-B780JESD-609代码:e1
长度:29 mm湿度敏感等级:3
可配置逻辑块数量:150848输入次数:413
逻辑单元数量:150848输出次数:413
端子数量:780最高工作温度:100 °C
最低工作温度:-40 °C组织:150848 CLBS
封装主体材料:PLASTIC/EPOXY封装代码:BGA
封装等效代码:BGA780,28X28,40封装形状:SQUARE
封装形式:GRID ARRAY峰值回流温度(摄氏度):245
电源:1.2,1.2/3.3,2.5 V可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY
认证状态:Not Qualified座面最大高度:2.4 mm
子类别:Field Programmable Gate Arrays最大供电电压:1.25 V
最小供电电压:1.15 V标称供电电压:1.2 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:TIN SILVER COPPER
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:40
宽度:29 mmBase Number Matches:1

EP3CLS150F780I7N 数据手册

 浏览型号EP3CLS150F780I7N的Datasheet PDF文件第2页浏览型号EP3CLS150F780I7N的Datasheet PDF文件第3页浏览型号EP3CLS150F780I7N的Datasheet PDF文件第4页浏览型号EP3CLS150F780I7N的Datasheet PDF文件第6页浏览型号EP3CLS150F780I7N的Datasheet PDF文件第7页浏览型号EP3CLS150F780I7N的Datasheet PDF文件第8页 
Chapter 2: Cyclone III LS Device Datasheet  
2–5  
Electrical Characteristics  
Supply Current  
Supply current is the current the device draws after the device is configured with no  
inputs or outputs toggling and no activity in the device. Use the Excel-based Early  
Power Estimator (EPE) to get the supply current estimates for your design because  
these currents vary largely with the resources you use. Table 2–4 lists the I/O pin  
leakage current for Cyclone III LS devices.  
f
For more information about power estimation tools, refer to the PowerPlay Early Power  
Estimator User Guide and the PowerPlay Power Analysis chapter in the Quartus II  
Handbook.  
Table 2–4. Cyclone III LS Devices I/O Pin Leakage Current (1), (2)  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
II  
Input Pin Leakage Current VI = VCCIOMAX to 0 V  
Tri-stated I/O Pin Leakage VO = VCCIOMAX to 0  
–10  
10  
A  
IOZ  
–10  
10  
A  
Current  
V
Notes to Table 2–4:  
(1) This value is specified for normal device operation. The value varies during device power-up. This applies for all  
CCIO settings (3.3, 3.0, 2.5, 1.8, 1.5, and 1.2 V).  
V
(2) The 10 A I/O leakage current limit is applicable when the internal clamping diode is off. A higher current can be  
observed when the diode is on.  
Bus Hold  
Bus hold retains the last valid logic state after the source driving it either enters the  
high impedance state or is removed. Each I/O pin has an option to enable bus hold in  
user mode. Bus hold is always disabled in configuration mode.  
Table 2–5 lists the bus hold specifications for Cyclone III LS devices. Also listed are the  
input pin capacitances and OCT tolerance specifications.  
Table 2–5. Cyclone III LS Devices Bus Hold Parameters (1)  
V
CCIO (V)  
Parameter  
Condition  
1.2  
1.5  
1.8  
2.5  
3.0  
3.3  
Unit  
Min Max Min  
Max Min Max Min Max Min Max Min Max  
Bus-hold  
low,  
sustaining  
current  
VIN > VIL  
(maximum)  
8
12  
–12  
30  
–30  
50  
–50  
70  
–70  
70  
–70  
A  
A  
Bus-hold  
high,  
sustaining  
current  
VIN < VIL  
(minimum)  
–8  
Bus-hold  
low,  
overdrive  
current  
0 V < VIN  
VCCIO  
<
125  
175  
200  
300  
500  
500 A  
July 2012 Altera Corporation  
Cyclone III Device Handbook  
Volume 2  

与EP3CLS150F780I7N相关器件

型号 品牌 获取价格 描述 数据表
EP3CLS200 ALTERA

获取价格

Cyclone III Device Handbook
EP3CLS200F484C7 ALTERA

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, 23 X 23 MM
EP3CLS200F484C7 INTEL

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, 23 X 23 MM
EP3CLS200F484C7N INTEL

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, LEAD FREE,
EP3CLS200F484C7N ALTERA

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, LEAD FREE,
EP3CLS200F484C8 ALTERA

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, 23 X 23 MM
EP3CLS200F484C8 INTEL

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, 23 X 23 MM
EP3CLS200F484C8N INTEL

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, LEAD FREE,
EP3CLS200F484I7 ALTERA

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, 23 X 23 MM
EP3CLS200F484I7 INTEL

获取价格

Field Programmable Gate Array, 198464 CLBs, 450MHz, 198464-Cell, CMOS, PBGA484, 23 X 23 MM