5秒后页面跳转
EP1M350F780I6N PDF预览

EP1M350F780I6N

更新时间: 2024-02-18 15:24:19
品牌 Logo 应用领域
阿尔特拉 - ALTERA 输入元件可编程逻辑
页数 文件大小 规格书
86页 536K
描述
Loadable PLD, CMOS, PBGA780, FINE LINE, BGA-780

EP1M350F780I6N 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Transferred零件包装代码:BGA
包装说明:BGA,针数:780
Reach Compliance Code:compliantECCN代码:3A991
HTS代码:8542.39.00.01风险等级:5.26
JESD-30 代码:S-PBGA-B780JESD-609代码:e1
长度:29 mm湿度敏感等级:3
专用输入次数:I/O 线路数量:486
端子数量:780组织:0 DEDICATED INPUTS, 486 I/O
输出函数:MIXED封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装形状:SQUARE
封装形式:GRID ARRAY峰值回流温度(摄氏度):245
可编程逻辑类型:LOADABLE PLD认证状态:Not Qualified
座面最大高度:3.5 mm最大供电电压:1.89 V
最小供电电压:1.71 V标称供电电压:1.8 V
表面贴装:YES技术:CMOS
端子面层:TIN SILVER COPPER端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:40宽度:29 mm
Base Number Matches:1

EP1M350F780I6N 数据手册

 浏览型号EP1M350F780I6N的Datasheet PDF文件第2页浏览型号EP1M350F780I6N的Datasheet PDF文件第3页浏览型号EP1M350F780I6N的Datasheet PDF文件第4页浏览型号EP1M350F780I6N的Datasheet PDF文件第5页浏览型号EP1M350F780I6N的Datasheet PDF文件第6页浏览型号EP1M350F780I6N的Datasheet PDF文件第7页 
Mercury  
Programmable Logic  
Device Family  
®
January 2003, ver. 2.2  
Data Sheet  
High-performance programmable logic device (PLD) family (see  
Table 1)  
Features…  
Integrated high-speed transceivers with support for clock data  
recovery (CDR) at up to 1.25 gigabits per second (Gbps)  
Look-up table (LUT)-based architecture optimized for high  
speed  
Advanced interconnect structure for fast routing of critical paths  
Enhanced I/ O structure for versatile standards and interface  
support  
Up to 14,400 logic elements (LEs)  
System-level features  
Up to four general-purpose phase-locked loops (PLLs) with  
programmable multiplication and delay shifting  
Up to 12 PLL output ports  
Dedicated multiplier circuitry for high-speed implementation of  
signed or unsigned multiplication up to 16 × 16  
Embedded system blocks (ESBs) used to implement memory  
functions including quad-port RAM, true dual-port RAM, first-  
in first-out (FIFO) buffers, and content-addressable memory  
(CAM)  
13  
Each ESB contains 4,096 bits and can be split and used as two  
2,048-bit unidirectional dual-port RAM blocks  
Table 1. Mercury Device Features  
Feature  
EP1M120  
EP1M350  
Typical gates  
HSDI channels  
LEs  
120,000  
8
350,000  
18  
4,800  
12  
14,400  
28  
ESBs (1)  
Maximum RAM bits  
Maximum user I/O pins  
49,152  
303  
114,688  
486  
Note to Table 1:  
(1) Each ESB can be used for two dual- or single-port RAM blocks.  
Altera Corporation  
1
DS-MERCURY-2.2  

与EP1M350F780I6N相关器件

型号 品牌 获取价格 描述 数据表
EP1M350FC780-5 ALTERA

获取价格

Loadable PLD, CMOS, PBGA780, 29 X 29 MM, 1 MM PITCH, FINE LINE, BGA-780
EP1M350FC780-6 ALTERA

获取价格

Loadable PLD, CMOS, PBGA780, 29 X 29 MM, 1 MM PITCH, FINE LINE, BGA-780
EP1M350FC780-8A ALTERA

获取价格

Loadable PLD, CMOS, PBGA780, 29 X 29 MM, 1 MM PITCH, FINE LINE, BGA-780
EP1M350FI780-7 ALTERA

获取价格

Loadable PLD, CMOS, PBGA780, 29 X 29 MM, 1 MM PITCH, FINE LINE, BGA-780
EP1M350FI780-7A ALTERA

获取价格

Loadable PLD, CMOS, PBGA780, 29 X 29 MM, 1 MM PITCH, FINE LINE, BGA-780
EP1S NEC

获取价格

AUTOMOTIVE RELAYS LOW SOUND PRESSURE
EP1S10 ALTERA

获取价格

Stratix Device Family Data Sheet
EP1S10B1508C5ES ALTERA

获取价格

Stratix Device Family Data Sheet
EP1S10B1508C6ES ALTERA

获取价格

Stratix Device Family Data Sheet
EP1S10B1508C7ES ALTERA

获取价格

Stratix Device Family Data Sheet