5秒后页面跳转
DM74LS112A PDF预览

DM74LS112A

更新时间: 2024-11-20 23:00:43
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 触发器
页数 文件大小 规格书
5页 55K
描述
Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

DM74LS112A 数据手册

 浏览型号DM74LS112A的Datasheet PDF文件第2页浏览型号DM74LS112A的Datasheet PDF文件第3页浏览型号DM74LS112A的Datasheet PDF文件第4页浏览型号DM74LS112A的Datasheet PDF文件第5页 
August 1986  
Revised March 2000  
DM74LS112A  
Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop  
with Preset, Clear, and Complementary Outputs  
General Description  
This device contains two independent negative-edge-trig-  
gered J-K flip-flops with complementary outputs. The J and  
K data is processed by the flip-flop on the falling edge of  
the clock pulse. The clock triggering occurs at a voltage  
level and is not directly related to the transition time of the  
falling edge of the clock pulse. Data on the J and K inputs  
may be changed while the clock is HIGH or LOW without  
affecting the outputs as long as the setup and hold times  
are not violated. A low logic level on the preset or clear  
inputs will set or reset the outputs regardless of the logic  
levels of the other inputs.  
Ordering Code:  
Order Number Package Number  
Package Description  
DM74KS112AM  
DM74LS112AN  
M16A  
N16E  
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow  
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide  
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.  
Connection Diagram  
Function Table  
Inputs  
Outputs  
PR CLR CLK  
J
X
X
X
L
K
X
X
X
L
Q
H
L
Q
L
L
H
L
H
L
X
X
X
H
L
H (Note 1) H (Note 1)  
H
H
H
H
H
H
H
H
Q0  
H
Q0  
L
H
L
L
H
H
L
H
H
Toggle  
H
H
H
X
X
Q0  
Q0  
H = HIGH Logic Level  
L = LOW Logic Level  
X = Either LOW or HIGH Logic Level  
↓ = Negative Going Edge of Pulse  
Q
= The output logic level before the indicated input conditions were  
0
established.  
Toggle = Each output changes to the complement of its previous level on  
each falling edge of the clock pulse.  
Note 1: This configuration is nonstable; that is, it will not persist when  
preset and/or clear inputs return to their inactive (HIGH) level.  
© 2000 Fairchild Semiconductor Corporation  
DS006382  
www.fairchildsemi.com  

与DM74LS112A相关器件

型号 品牌 获取价格 描述 数据表
DM74LS112AM NSC

获取价格

DUAL NEGATIVE-EDGE-TRIGERED MASTER-SLAVE J-K FLIP-FLOPS WITH PRESET, CLEAR, AND COMPLEMENT
DM74LS112AMX FAIRCHILD

获取价格

J-K-Type Flip-Flop
DM74LS112AN FAIRCHILD

获取价格

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complement
DM74LS112AN NSC

获取价格

DUAL NEGATIVE-EDGE-TRIGERED MASTER-SLAVE J-K FLIP-FLOPS WITH PRESET, CLEAR, AND COMPLEMENT
DM74LS112AN/A+ ETC

获取价格

J-K-Type Flip-Flop
DM74LS112AN/B+ ETC

获取价格

J-K-Type Flip-Flop
DM74LS112N TI

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,LS-TTL,DIP,16PIN,PLASTIC
DM74LS112N/A+ ETC

获取价格

J-K-Type Flip-Flop
DM74LS112N/B+ ETC

获取价格

J-K-Type Flip-Flop
DM74LS113AN NSC

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,LS-TTL,DIP,14PIN,PLASTIC