5秒后页面跳转
DM54LS240J-MLS PDF预览

DM54LS240J-MLS

更新时间: 2024-09-25 21:15:55
品牌 Logo 应用领域
德州仪器 - TI 驱动输出元件逻辑集成电路
页数 文件大小 规格书
6页 139K
描述
LS SERIES, DUAL 4-BIT DRIVER, INVERTED OUTPUT, CDIP20, CERAMIC, DIP-20

DM54LS240J-MLS 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:DIP, DIP20,.3Reach Compliance Code:unknown
风险等级:5.16控制类型:ENABLE LOW
系列:LSJESD-30 代码:R-GDIP-T20
JESD-609代码:e0长度:24.51 mm
负载电容(CL):45 pF逻辑集成电路类型:BUS DRIVER
最大I(ol):0.012 A位数:4
功能数量:2端口数量:2
端子数量:20最高工作温度:125 °C
最低工作温度:-55 °C输出特性:3-STATE
输出极性:INVERTED封装主体材料:CERAMIC, GLASS-SEALED
封装代码:DIP封装等效代码:DIP20,.3
封装形状:RECTANGULAR封装形式:IN-LINE
电源:5 V最大电源电流(ICC):50 mA
Prop。Delay @ Nom-Sup:18 ns传播延迟(tpd):18 ns
认证状态:Not Qualified筛选级别:38535Q/M;38534H;883B
座面最大高度:5.08 mm子类别:Bus Driver/Transceivers
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:TTL温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
宽度:7.62 mmBase Number Matches:1

DM54LS240J-MLS 数据手册

 浏览型号DM54LS240J-MLS的Datasheet PDF文件第2页浏览型号DM54LS240J-MLS的Datasheet PDF文件第3页浏览型号DM54LS240J-MLS的Datasheet PDF文件第4页浏览型号DM54LS240J-MLS的Datasheet PDF文件第5页浏览型号DM54LS240J-MLS的Datasheet PDF文件第6页 
April 1992  
DM54LS240/DM74LS240,  
DM54LS241/DM74LS241  
Octal TRI-STATE Buffers/Line Drivers/Line Receivers  
Y
É
Typical I (sink current)  
OL  
General Description  
54LS  
74LS  
12 mA  
24 mA  
These buffers/line drivers are designed to improve both the  
performance and PC board density of TRI-STATE buffers/  
drivers employed as memory-address drivers, clock drivers,  
and bus-oriented transmitters/receivers. Featuring 400 mV  
of hysteresis at each low current PNP data line input, they  
provide improved noise rejection and high fanout outputs  
and can be used to drive terminated lines down to 133X.  
Y
Y
Typical I  
54LS  
74LS  
(source current)  
OH  
b
b
12 mA  
15 mA  
Typical propagation delay times  
Inverting 10.5 ns  
Noninverting 12 ns  
Y
Y
Typical enable/disable time 18 ns  
Typical power dissipation (enabled)  
Features  
Y
TRI-STATE outputs drive bus lines directly  
Inverting 130 mW  
Noninverting 135 mW  
Y
PNP inputs reduce DC loading on bus lines  
Y
Hysteresis at data inputs improves noise margins  
Connection Diagrams  
Dual-In-Line Package  
Dual-In-Line Package  
TL/F/6411–1  
TL/F/6411–2  
Order Number DM54LS240J,  
DM54LS240W, DM54LS240E,  
DM74LS240WM or DM74LS240N  
See NS Package Number E20A, J20A,  
M20B, N20A or W20A  
Order Number DM54LS241J,  
DM54LS241W, DM54LS241E,  
DM74LS241WM or DM74LS241N  
See NS Package Number E20A, J20A,  
M20B, N20A or W20A  
Function Tables  
LS240  
LS241  
G
Inputs  
Output  
Y
Inputs  
1A  
Outputs  
G
A
G
2A  
1Y  
2Y  
L
L
L
H
X
H
L
X
X
X
H
H
L
L
L
L
H
X
X
X
X
X
X
X
L
L
H
Z
H
Z
H
X
X
X
L
H
Z
H
X
e
e
e
e
L
Low Logic Level  
High Logic Level  
H
X
Z
Either Low or High Logic Level  
High Impedance  
TRI-STATEÉ is a registered trademark of National Semiconductor Corporation.  
C
1995 National Semiconductor Corporation  
TL/F/6411  
RRD-B30M105/Printed in U. S. A.  

与DM54LS240J-MLS相关器件

型号 品牌 获取价格 描述 数据表
DM54LS240W NSC

获取价格

Octal TRI-STATE Buffers/Line Drivers/Line Receivers
DM54LS240W/883 ROCHESTER

获取价格

Bus Driver, LS Series, 2-Func, 4-Bit, Inverted Output, TTL, CDFP20, CERPACK-20
DM54LS240WM NSC

获取价格

Octal TRI-STATE Buffers/Line Drivers/Line Receivers
DM54LS240W-MLS ROCHESTER

获取价格

Bus Driver, LS Series, 2-Func, 4-Bit, Inverted Output, TTL, CDFP20, CERPACK-20
DM54LS241 NSC

获取价格

Octal TRI-STATE Buffers/Line Drivers/Line Receivers
DM54LS241E NSC

获取价格

Octal TRI-STATE Buffers/Line Drivers/Line Receivers
DM54LS241E/883 ETC

获取价格

Dual 4-Bit Non-Inverting Buffer/Driver
DM54LS241EX TI

获取价格

LS SERIES, DUAL 8-BIT DRIVER, TRUE OUTPUT, CQCC20, CERAMIC, LCC-20
DM54LS241J NSC

获取价格

Octal TRI-STATE Buffers/Line Drivers/Line Receivers
DM54LS241J/883 ETC

获取价格

Dual 4-Bit Non-Inverting Buffer/Driver