5秒后页面跳转
CY7C1520AV18-167BZXI PDF预览

CY7C1520AV18-167BZXI

更新时间: 2024-11-27 05:09:35
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 存储内存集成电路静态存储器双倍数据速率时钟
页数 文件大小 规格书
28页 1161K
描述
72-Mbit DDR-II SRAM 2-Word Burst Architecture

CY7C1520AV18-167BZXI 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:BGA
包装说明:15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, MO-216, FBGA-165针数:165
Reach Compliance Code:compliantECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.78
Is Samacsys:N最长访问时间:0.5 ns
其他特性:PIPELINED ARCHITECTURE最大时钟频率 (fCLK):167 MHz
I/O 类型:COMMONJESD-30 代码:R-PBGA-B165
JESD-609代码:e1长度:17 mm
内存密度:75497472 bit内存集成电路类型:DDR SRAM
内存宽度:36湿度敏感等级:3
功能数量:1端子数量:165
字数:2097152 words字数代码:2000000
工作模式:SYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:2MX36
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LBGA封装等效代码:BGA165,11X15,40
封装形状:RECTANGULAR封装形式:GRID ARRAY, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):260
电源:1.5/1.8,1.8 V认证状态:Not Qualified
座面最大高度:1.4 mm最小待机电流:1.7 V
子类别:SRAMs最大压摆率:0.65 mA
最大供电电压 (Vsup):1.9 V最小供电电压 (Vsup):1.7 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Tin/Silver/Copper (Sn/Ag/Cu)端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:20宽度:15 mm
Base Number Matches:1

CY7C1520AV18-167BZXI 数据手册

 浏览型号CY7C1520AV18-167BZXI的Datasheet PDF文件第2页浏览型号CY7C1520AV18-167BZXI的Datasheet PDF文件第3页浏览型号CY7C1520AV18-167BZXI的Datasheet PDF文件第4页浏览型号CY7C1520AV18-167BZXI的Datasheet PDF文件第5页浏览型号CY7C1520AV18-167BZXI的Datasheet PDF文件第6页浏览型号CY7C1520AV18-167BZXI的Datasheet PDF文件第7页 
CY7C1516AV18  
CY7C1527AV18  
CY7C1518AV18  
CY7C1520AV18  
PRELIMINARY  
72-Mbit DDR-II SRAM 2-Word Burst  
Architecture  
Features  
Functional Description  
• 72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36)  
• 300-MHz clock for high bandwidth  
The CY7C1516AV18, CY7C1527AV18, CY7C1518AV18 and  
CY7C1520AV18 are 1.8V Synchronous Pipelined SRAM  
equipped with DDR-II architecture. The DDR-II consists of an  
SRAM core with advanced synchronous peripheral circuitry  
and a 1-bit burst counter. Addresses for Read and Write are  
latched on alternate rising edges of the input (K) clock.Write  
data is registered on the rising edges of both K and K. Read  
data is driven on the rising edges of C and C if provided, or on  
the rising edge of K and K if C/C are not provided. Each  
address location is associated with two 8-bit words in the case  
of CY7C1516AV18 and two 9-bit words in the case of  
CY7C1527AV18 that burst sequentially into or out of the  
device. The burst counter always starts with a “0” internally in  
the case of CY7C1516AV18 and CY7C1527AV18. On  
CY7C1518AV18 and CY7C1520AV18, the burst counter takes  
in the least significant bit of the external address and bursts  
two 18-bit words in the case of CY7C1518AV18 and two 36-bit  
words in the case of CY7C1520AV18 sequentially into or out  
of the device.  
• 2-Word burst for reducing address bus frequency  
• Double Data Rate (DDR) interfaces  
(data transferred at 600 MHz) @ 300 MHz  
• Two input clocks (K and K) for precise DDR timing  
— SRAM uses rising edges only  
• Two input clocks for output data (C and C) to minimize  
clock-skew and flight-time mismatches  
• Echo clocks (CQ and CQ) simplify data capture in  
high-speed systems  
• Synchronous internally self-timed writes  
• DDR-II operates with 1.5 cycle read latency when DLL  
is enabled  
• Operates like a DDR I device with 1 cycle read latency  
in DLL off mode  
Asynchronous inputs include output impedance matching  
input (ZQ). Synchronous data outputs (Q, sharing the same  
physical pins as the data inputs D) are tightly matched to the  
two output echo clocks CQ/CQ, eliminating the need for  
separately capturing data from each individual DDR SRAM in  
the system design. Output data clocks (C/C) enable maximum  
system clocking and data synchronization flexibility.  
• 1.8V core power supply with HSTL inputs and outputs  
• Variable drive HSTL output buffers  
• Expanded HSTL output voltage (1.4V–VDD  
)
• Available in 165-ball FBGA package (15 x 17 x 1.4 mm)  
• Offered in both lead-free and non lead-free packages  
• JTAG 1149.1 compatible test access port  
All synchronous inputs pass through input registers controlled  
by the K or K input clocks. All data outputs pass through output  
registers controlled by the C or C (or K or K in a single clock  
domain) input clocks. Writes are conducted with on-chip  
synchronous self-timed write circuitry.  
• Delay Lock Loop (DLL) for accurate data placement  
Configurations  
CY7C1516AV18 – 8M x 8  
CY7C1527AV18 – 8M x 9  
CY7C1518AV18 – 4M x 18  
CY7C1520AV18 – 2M x 36  
Cypress Semiconductor Corporation  
Document #: 001-06982 Rev. *B  
198 Champion Court  
San Jose, CA 95134-1709  
408-943-2600  
Revised September 20, 2006  
[+] Feedback  

与CY7C1520AV18-167BZXI相关器件

型号 品牌 获取价格 描述 数据表
CY7C1520AV18-200BZC CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-200BZI CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-200BZXC CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-200BZXI CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-250BZC CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-250BZI CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-250BZXC CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-250BZXI CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-278BZC CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1520AV18-278BZI CYPRESS

获取价格

72-Mbit DDR-II SRAM 2-Word Burst Architecture