5秒后页面跳转
CY2SSTV855ZIT PDF预览

CY2SSTV855ZIT

更新时间: 2024-02-15 18:59:24
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 驱动器时钟
页数 文件大小 规格书
7页 164K
描述
Differential Clock Buffer/Driver

CY2SSTV855ZIT 数据手册

 浏览型号CY2SSTV855ZIT的Datasheet PDF文件第2页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第3页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第4页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第5页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第6页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第7页 
CY2SSTV855  
Differential Clock Buffer/Driver  
Features  
Functional Description  
• Phase-locked loop (PLL) clock distribution for Double  
The CY2SSTV855 is a high-performance, very-low-skew,  
very-low-jitter zero-delay buffer that distributes a differential  
clock input pair (SSTL_2) to four differential (SSTL_2) pairs of  
clock outputs and one differential pair of feedback clock  
outputs. In support of low power requirements, when  
power-down is HIGH, the outputs switch in phase and  
frequency with the input clock. When power-down is LOW, all  
outputs are disabled to a high-impedance state and the PLL is  
shut down.  
The device supports a low-frequency power-down mode.  
When the input is < 20 MHz, the PLL is disabled and the  
outputs are put in the Hi-Z state. When the input frequency is  
> 20 MHz, the PLL and outputs are enabled.  
Data Rate Synchronous DRAM applications  
• 1:5 differential outputs  
• External feedback pins (FBINT, FBINC) are used to  
synchronize the outputs to the clock input  
• SSCG: Spread Aware™ for electromagnetic  
interference (EMI) reduction  
• 28-pin TSSOP package  
• Conform to JEDEC DDR specifications  
When AVDD is tied to ground, the PLL is turned off and  
bypassed with the input reference clock gated to the outputs.  
The Cypress CY2SSTV855 is Spread Aware and supports  
tracking of Spread Spectrum clock inputs to reduce EMI  
Block Diagram  
Pin Configuration  
GND  
YC0  
YT0  
VDDQ  
GND  
CLKINT  
CLKINC  
VDDQ  
AVDD  
AGND  
VDDQ  
YT1  
YC1  
GND  
YC3  
YT3  
1
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
2
YT0  
YC0  
3
PWRDWN  
AVDD  
Powerdown  
and test  
logic  
VDDQ  
PWRDWN  
FBINT  
FBINC  
VDDQ  
FBOUTC  
FBOUTT  
VDDQ  
YT2  
4
YT1  
YC1  
5
6
7
8
YT2  
YC2  
9
CLKINT  
CLKINC  
10  
11  
12  
13  
14  
PLL  
YT3  
YC3  
FBINT  
FBINC  
YC2  
GND  
GND  
FBOUTT  
FBOUTC  
28 pin TSSOP  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Document #: 38-07459 Rev. *D  
Revised May 07, 2004  

与CY2SSTV855ZIT相关器件

型号 品牌 描述 获取价格 数据表
CY2SSTV855ZXC SPECTRALINEAR Differential Clock Buffer/Driver

获取价格

CY2SSTV855ZXC CYPRESS Differential Clock Buffer/Driver

获取价格

CY2SSTV855ZXCT SPECTRALINEAR Differential Clock Buffer/Driver

获取价格

CY2SSTV855ZXCT CYPRESS Differential Clock Buffer/Driver

获取价格

CY2SSTV855ZXI CYPRESS Differential Clock Buffer/Driver

获取价格

CY2SSTV855ZXI SPECTRALINEAR Differential Clock Buffer/Driver

获取价格