5秒后页面跳转
CV128PA PDF预览

CV128PA

更新时间: 2024-02-26 23:02:57
品牌 Logo 应用领域
艾迪悌 - IDT 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
12页 77K
描述
Low Skew Clock Driver, PDSO56

CV128PA 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete包装说明:TSSOP, TSSOP56,.3,20
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
风险等级:5.92JESD-30 代码:R-PDSO-G56
JESD-609代码:e0逻辑集成电路类型:LOW SKEW CLOCK DRIVER
湿度敏感等级:1端子数量:56
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP56,.3,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):225
电源:3.3 V认证状态:Not Qualified
子类别:Clock Drivers标称供电电压 (Vsup):3.3 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:GULL WING
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30Base Number Matches:1

CV128PA 数据手册

 浏览型号CV128PA的Datasheet PDF文件第2页浏览型号CV128PA的Datasheet PDF文件第3页浏览型号CV128PA的Datasheet PDF文件第4页浏览型号CV128PA的Datasheet PDF文件第5页浏览型号CV128PA的Datasheet PDF文件第6页浏览型号CV128PA的Datasheet PDF文件第7页 
1-TO-12 DIFFERENTIAL  
CLOCK BUFFER  
IDTCV128  
DESCRIPTION:  
FEATURES:  
TheCV128differentialbuffercomplieswithIntelDB1200Grev.0.5, andis  
designedtoworkinconjunctionwiththemainclockofCK409,CK410/CK410M  
and CK410B etc., PLL is off in bypass mode and no clock detect.  
• Compliant with Intel DB1200G rev. 0.5  
• DIF Clock Support  
12differential clock output pairs @ 0.7 V  
50 ps skew performance (same gear)  
• OE pin Control of All Outputs  
• 3.3 V Operation  
• Gear Ratio supporting generation of clocks at a different  
frequency ratioed from the input.  
• Split outputs supporting options of 2 outputs @1:1 and  
remaining 10 pairs at an alternate gear  
• Pin level OE control of individual outputs  
• Multiple output frequency options up to 400Mhz as a gear ratio  
of input clocks of 100-400Mhz  
• Output is HCSL compatible  
• SMBus Programmable configurations  
• PLL Bypass Configurable  
• SMBus address configurable to allow multiple buffer control in  
a single control network  
• Programmable Bandwidth  
• Glitchfree transition between frequency states  
• Available in SSOP and TSSOP packages  
FUNCTIONALBLOCKDIAGRAM  
DIF_0  
OE_10_11#  
DIF_0#  
Output  
Control  
DIF_1  
OE[9:0]#  
DIF_1#  
DIF_2  
VTT_PWRGD#/PWRDWN  
DIF_2#  
DIF_3  
DIF_3#  
SCL  
SM Bus  
DIF_4  
Controller  
DIF_4#  
Output  
SDA  
Buffer  
DIF_5  
DIF_5#  
DIF_6  
DIF_6#  
SA_2/PLL/BYPASS#  
DIF_7  
DIF_7#  
CLK_IN  
DIF_8  
DIF_8#  
CLK_IN#  
DIF_9  
DIF_9#  
DIF_10  
HIGH_BW#  
PLL  
DIF_10#  
DIF_11  
DIF_11#  
TheIDTlogoisaregisteredtrademarkofIntegratedDeviceTechnology,Inc.  
COMMERCIAL TEMPERATURE RANGE  
JUNE 29, 2007  
1
© 2005 Integrated Device Technology, Inc.  
DSC-6743/A  

与CV128PA相关器件

型号 品牌 获取价格 描述 数据表
CV128PV IDT

获取价格

Low Skew Clock Driver, PDSO56
CV128PVG8 IDT

获取价格

PLL Based Clock Driver, 128 Series, 12 True Output(s), 0 Inverted Output(s), PDSO56, GREEN
CV12S3.3-3000 WALL

获取价格

Output Current up to 3A
CV132BPVG IDT

获取价格

Processor Specific Clock Generator, 200MHz, PDSO56, GREEN, SSOP-56
CV133PAG IDT

获取价格

Processor Specific Clock Generator, 400MHz, PDSO56, GREEN, TSSOP-56
CV133PAG8 IDT

获取价格

Processor Specific Clock Generator, 400MHz, PDSO56, GREEN, TSSOP-56
CV136PAG IDT

获取价格

Processor Specific Clock Generator, 400MHz, PDSO56, GREEN, TSSOP-56
CV136PAG8 IDT

获取价格

Processor Specific Clock Generator, 400MHz, PDSO56, GREEN, TSSOP-56
CV137PA8 IDT

获取价格

Clock Generator, PDSO56
CV137PAG IDT

获取价格

Processor Specific Clock Generator, 400MHz, PDSO56, GREEN, TSSOP-56