5秒后页面跳转
CS5522 PDF预览

CS5522

更新时间: 2024-01-31 10:58:01
品牌 Logo 应用领域
凌云 - CIRRUS /
页数 文件大小 规格书
56页 868K
描述
16-bit or 24-bit, 2/4/8-channel ADCs with PGIA

CS5522 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SSOP
包装说明:SSOP, SSOP20,.3针数:20
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:1.59
最大模拟输入电压:5.25 V最小模拟输入电压:-1.8 V
转换器类型:ADC, DELTA-SIGMAJESD-30 代码:R-PDSO-G20
JESD-609代码:e3长度:7.2 mm
最大线性误差 (EL):0.0015%湿度敏感等级:3
模拟输入通道数量:2位数:24
功能数量:1端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出位码:OFFSET BINARY, 2'S COMPLEMENT BINARY输出格式:SERIAL
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装等效代码:SSOP20,.3封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, SHRINK PITCH峰值回流温度(摄氏度):260
电源:3.3/5,5 V认证状态:Not Qualified
座面最大高度:2.13 mm子类别:Other Converters
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:MATTE TIN端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:40宽度:5.3 mm
Base Number Matches:1

CS5522 数据手册

 浏览型号CS5522的Datasheet PDF文件第1页浏览型号CS5522的Datasheet PDF文件第2页浏览型号CS5522的Datasheet PDF文件第3页浏览型号CS5522的Datasheet PDF文件第5页浏览型号CS5522的Datasheet PDF文件第6页浏览型号CS5522的Datasheet PDF文件第7页 
CS5521/22/23/24/28  
LIST OF FIGURES  
Figure 1. Continuous Running SCLK Timing ................................................................................ 12  
Figure 2. SDI Write Timing............................................................................................................ 12  
Figure 3. SDO Read Timing.......................................................................................................... 12  
Figure 4. Multiplexer Configurations.............................................................................................. 13  
Figure 5. Input Models for AIN+ and AIN- pins, 100 mV Input Ranges....................................... 14  
Figure 6. Input Models for AIN+ and AIN- pins, >100 mV input ranges ........................................ 14  
Figure 7. Input Ranges Greater than 5 V ...................................................................................... 16  
Figure 8. Input Model for VREF+ and VREF- Pins........................................................................ 16  
Figure 9. CS5523/24 Register Diagram ........................................................................................ 17  
Figure 10. Command and Data Word Timing................................................................................ 25  
Figure 11. Self Calibration of Offset (Low Ranges)....................................................................... 32  
Figure 12. Self Calibration of Offset (High Ranges)...................................................................... 32  
Figure 13. Self Calibration of Gain (All Ranges) ........................................................................... 32  
Figure 14. System Calibration of Offset (Low Ranges)................................................................. 32  
Figure 15. System Calibration of Offset (High Ranges) ................................................................ 33  
Figure 16. System Calibration of Gain (Low Ranges)................................................................... 33  
Figure 17. System Calibration of Gain (High Ranges) .................................................................. 33  
Figure 18. Filter Response (Normalized to Output Word Rate = 15 Sps) ..................................... 42  
Figure 19. Typical Linearity Error for CS5521/23.......................................................................... 42  
Figure 20. Typical Linearity Error for CS5522/24/28..................................................................... 42  
Figure 21. CS5522 Configured to use on-chip charge pump to supply NBV ................................ 43  
Figure 22. CS5522 Configured for ground-referenced Unipolar Signals....................................... 44  
Figure 23. CS5522 Configured for Single Supply Bridge Measurement....................................... 44  
Figure 24. Charge Pump Drive Circuit for VD+ = 3 V.................................................................... 45  
Figure 25. Alternate NBV Circuits ................................................................................................. 45  
LIST OF TABLES  
Table 1. Relationship between Full Scale Input, Gain Factors, and Internal Analog  
Signal Limitations ............................................................................................................. 15  
Table 2. Command Register Quick Reference.............................................................................. 19  
Table 3. Channel-Setup Registers ................................................................................................ 27  
Table 4. Configuration Register..................................................................................................... 30  
Table 5. Offset and Gain Registers............................................................................................... 31  
Table 6. Output Coding for 16-bit CS5521/23 and 24-bit CS5522/24/28...................................... 40  
4
DS317F6  

与CS5522相关器件

型号 品牌 描述 获取价格 数据表
CS5522-AP CIRRUS 16 BIT OR 24 BIT 2/4/8 CHANNEL ADCS WITH PGIA

获取价格

CS5522-AS CIRRUS 16 BIT OR 24 BIT 2/4/8 CHANNEL ADCS WITH PGIA

获取价格

CS5522-ASZ CIRRUS 16-bit or 24-bit, 2/4/8-channel ADCs with PGIA

获取价格

CS5523 CIRRUS 16-bit or 24-bit, 2/4/8-channel ADCs with PGIA

获取价格

CS5523-AP CIRRUS 16 BIT OR 24 BIT 2/4/8 CHANNEL ADCS WITH PGIA

获取价格

CS5523-AS CIRRUS 16 BIT OR 24 BIT 2/4/8 CHANNEL ADCS WITH PGIA

获取价格