5秒后页面跳转
C9817AYB PDF预览

C9817AYB

更新时间: 2024-01-29 03:27:25
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 光电二极管外围集成电路
页数 文件大小 规格书
19页 207K
描述
Processor Specific Clock Generator, CMOS, PDSO56, SSOP-56

C9817AYB 技术参数

生命周期:Obsolete零件包装代码:SSOP
包装说明:SSOP,针数:56
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.84
JESD-30 代码:R-PDSO-G56JESD-609代码:e0
长度:18.415 mm端子数量:56
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
认证状态:Not Qualified座面最大高度:2.794 mm
表面贴装:YES技术:CMOS
端子面层:TIN LEAD端子形式:GULL WING
端子节距:0.635 mm端子位置:DUAL
宽度:7.5 mmuPs/uCs/外围集成电路类型:CLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches:1

C9817AYB 数据手册

 浏览型号C9817AYB的Datasheet PDF文件第5页浏览型号C9817AYB的Datasheet PDF文件第6页浏览型号C9817AYB的Datasheet PDF文件第7页浏览型号C9817AYB的Datasheet PDF文件第9页浏览型号C9817AYB的Datasheet PDF文件第10页浏览型号C9817AYB的Datasheet PDF文件第11页 
+/+when timing is critical  
C9817  
133 MHz I2C Clock Generator for mobile Pentium®III / Rambus Systems  
Preliminary  
Test Table  
Test Function  
Description  
Outputs  
CPU  
CPU/2  
Tclk/4  
IOAPIC  
(0:1)  
Tclk/16  
3V66  
PCI (0:6_F)  
REF (0:2)  
Tclk/1  
48 MHz  
Tclk/2  
(0:1)  
Tclk/4  
Tclk/2  
Tclk/8  
Table 3  
Notes:  
1. Tclk is a test clock over driven on the Xin input during test mode.  
Byte 1: CPU Register (1 = Enable, 0 = Stopped)  
Byte 2: PCI Register (1 = Enable, 0 = Stopped)  
Bit  
7
6
5
4
3
2
1
0
@Pup  
Pin#  
-
-
-
-
50  
-
-
Description  
Reserved  
Reserved  
Reserved  
Reserved  
CPU/2 Enable/Stopped  
Reserved  
Reserved  
@Pup  
Pin#  
12  
13  
16  
17  
20  
21  
24  
25  
Description  
Bit  
7
6
5
4
3
2
1
0
1
1
x
x
1
1
1
1
1
1
1
1
1
1
1
1
PCI_F Enable/Stopped  
PCI6 Enable/Stopped  
PCI5 Enable/Stopped  
PCI4 Enable/Stopped  
PCI3 Enable/Stopped  
PCI2 Enable/Stopped  
PCI1 Enable/Stopped  
PCI0 Enable/Stopped  
44  
CPU Enable/Stopped  
Byte 3: Hubs Register (1 = Enable, 0 = Stopped)  
Byte 4: Peripheral Control (1 = Enable, 0 = Stopped)  
Bit  
7
6
5
4
3
2
1
0
@Pup  
Pin#  
30  
-
37  
38  
-
41  
-
Description  
48MHz Enable/Stopped  
Reserved  
3V66-0 Enable/Stopped  
3V66-1 Enable/Stopped  
Reserved  
3V66-2 Enable/Stopped  
Reserved  
Bit  
7
6
5
4
3
2
1
0
@Pup  
Pin#  
-
-
55  
53  
-
4
3
2
Description  
Reserved  
Reserved  
IOAPIC1 Enable/Stopped  
IOAPIC0 Enable/Stopped  
Reserved  
REF2 Enable/Stopped  
REF1 Enable/Stopped  
REF0 Enable/Stopped  
1
1
1
1
1
1
1
1
x
x
1
1
x
1
1
1
-
Reserved  
* SST(0:2) are soft select pins used for setting the Spread  
Spectrum width options. See Spread Spectrum description next  
section.  
INTERNATIONAL MICROCIRCUITS, INC. 525 LOS COCHES ST.  
MILPITAS, CA 95035 TEL: 408-263-6300 FAX 408-263-6571  
WWW.IMICORP.COM  
Rev 1.0  
11/1/1999  
Page 8 of 19  

与C9817AYB相关器件

型号 品牌 描述 获取价格 数据表
C9819ATB CYPRESS Processor Specific Clock Generator, CMOS, PDSO48, TSSOP-48

获取价格

C9819AYB CYPRESS Processor Specific Clock Generator, CMOS, PDSO48, SSOP-48

获取价格

C981U103MYVDAA7317 KEMET Safety Standard Recognized, 900 Series, Radial Disc, Encapsulated, X1 400 VAC / Y1 250 VAC

获取价格

C981U103MYVDBA7317 KEMET Ceramic Capacitor, Multilayer, Ceramic, 20% +Tol, 20% -Tol, Y5V, -80/+30% TC, 0.01uF, Thro

获取价格

C981U103MZVDAA7317 KEMET Ceramic Capacitor, Multilayer, Ceramic, 20% +Tol, 20% -Tol, Y5V, -80/+30% TC, 0.01uF, Thro

获取价格

C981U103MZVDAAWL20 KEMET Ceramic Capacitor, Multilayer, Ceramic, 20% +Tol, 20% -Tol, Y5V, -80/+30% TC, 0.01uF, Thro

获取价格