5秒后页面跳转
AVCE6467TZUTL1 PDF预览

AVCE6467TZUTL1

更新时间: 2022-10-12 16:27:10
品牌 Logo 应用领域
德州仪器 - TI /
页数 文件大小 规格书
352页 2060K
描述
Digital Media System-on-Chip

AVCE6467TZUTL1 数据手册

 浏览型号AVCE6467TZUTL1的Datasheet PDF文件第7页浏览型号AVCE6467TZUTL1的Datasheet PDF文件第8页浏览型号AVCE6467TZUTL1的Datasheet PDF文件第9页浏览型号AVCE6467TZUTL1的Datasheet PDF文件第11页浏览型号AVCE6467TZUTL1的Datasheet PDF文件第12页浏览型号AVCE6467TZUTL1的Datasheet PDF文件第13页 
VCE6467T, AVCE6467T  
SPRS690MARCH 2011  
www.ti.com  
For more complete details on the ARM9, refer to the ARM926EJ-S Technical Reference Manual, available  
at http://www.arm.com  
2.3.2 CP15  
The ARM926EJ-S system control coprocessor (CP15) is used to configure and control instruction and  
data caches, Tightly-Coupled Memories (TCMs), Memory Management Unit (MMU), and other ARM  
subsystem functions. The CP15 registers are programmed using the MRC and MCR ARM instructions,  
when the ARM in a privileged mode such as supervisor or system mode.  
2.3.3 MMU  
The ARM926EJ-S MMU provides virtual memory features required by operating systems such as Linux®,  
Windows® CE, Ultron®, ThreadX®, etc. A single set of two level page tables stored in main memory is  
used to control the address translation, permission checks and memory region attributes for both data and  
instruction accesses. The MMU uses a single unified Translation Lookaside Buffer (TLB) to cache the  
information held in the page tables. The MMU features are:  
Standard ARM architecture v4 and v5 MMU mapping sizes, domains and access protection scheme.  
Mapping sizes are:  
1MB (sections)  
64KB (large pages)  
4KB (small pages)  
1KB (tiny pages)  
Access permissions for large pages and small pages can be specified separately for each quarter of  
the page (subpage permissions)  
Hardware page table walks  
Invalidate entire TLB, using CP15 register 8  
Invalidate TLB entry, selected by MVA, using CP15 register 8  
Lockdown of TLB entries, using CP15 register 10  
2.3.4 Caches and Write Buffer  
The size of the Instruction Cache is 16KB, Data cache is 8KB. Additionally, the Caches have the following  
features:  
Virtual index, virtual tag, and addressed using the Modified Virtual Address (MVA)  
Four-way set associative, with a cache line length of eight words per line (32-bytes per line) and with  
two dirty bits in the Dcache  
Dcache supports write-through and write-back (or copy back) cache operation, selected by memory  
region using the C and B bits in the MMU translation tables.  
Critical-word first cache refilling  
Cache lockdown registers enable control over which cache ways are used for allocation on a line fill,  
providing a mechanism for both lockdown, and controlling cache corruption  
Dcache stores the Physical Address TAG (PA TAG) corresponding to each Dcache entry in the TAG  
RAM for use during the cache line write-backs, in addition to the Virtual Address TAG stored in the  
TAG RAM. This means that the MMU is not involved in Dcache write-back operations, removing the  
possibility of TLB misses related to the write-back address.  
Cache maintenance operations provide efficient invalidation of, the entire Dcache or Icache, regions of  
the Dcache or Icache, and regions of virtual memory.  
The write buffer is used for all writes to a noncachable bufferable region, write-through region and write  
misses to a write-back region. A separate buffer is incorporated in the Dcache for holding write-back for  
cache line evictions or cleaning of dirty cache lines. The main write buffer has 16-word data buffer and a  
four-address buffer. The Dcache write-back has eight data word entries and a single address entry.  
10  
Device Overview  
Copyright © 2011, Texas Instruments Incorporated  
Submit Documentation Feedback  
Product Folder Link(s): VCE6467T AVCE6467T  

与AVCE6467TZUTL1相关器件

型号 品牌 描述 获取价格 数据表
AVCH20T245 TI 20 BIT DUAL SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3 STATE OUTPU

获取价格

AVCM162836DGG NXP IC AVC SERIES, 20-BIT DRIVER, TRUE OUTPUT, PDSO56, 6.10 MM, PLASTIC, MO-153, SOT-364-1, TS

获取价格

AV-COM8BNCMM0-005 AMPHENOL Cable Assembly,

获取价格

AV-COM8BNCMM0-007.5 AMPHENOL Cable Assembly,

获取价格

AV-COM8BNCMM0-010 AMPHENOL Cable Assembly,

获取价格

AV-COM8BNCMM0-015 AMPHENOL Cable Assembly,

获取价格