5秒后页面跳转
ATF1508BE-7CU132 PDF预览

ATF1508BE-7CU132

更新时间: 2022-12-16 16:35:39
品牌 Logo 应用领域
爱特美尔 - ATMEL /
页数 文件大小 规格书
30页 769K
描述
Highperformance CPLD

ATF1508BE-7CU132 数据手册

 浏览型号ATF1508BE-7CU132的Datasheet PDF文件第7页浏览型号ATF1508BE-7CU132的Datasheet PDF文件第8页浏览型号ATF1508BE-7CU132的Datasheet PDF文件第9页浏览型号ATF1508BE-7CU132的Datasheet PDF文件第11页浏览型号ATF1508BE-7CU132的Datasheet PDF文件第12页浏览型号ATF1508BE-7CU132的Datasheet PDF文件第13页 
3. Power Management  
Unlike conventional CPLDs with sense amplifiers, the ATF1508BE is designed using low-power  
full CMOS design techniques. This enables the ATF1508BE to achieve extremely low power  
consumption over the full operating frequency spectrum.  
The ATF1508BE also has an optional power-down mode. In this mode, current drops to below  
100 µA. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used  
to power down the part. When enabled, the device goes into power-down when either PD1 or  
PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any  
enabled outputs.  
All pin transitions are ignored until the PD pin is brought low. When the power-down feature is  
enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin’s mac-  
rocell may still be used to generate buried foldback and cascade logic signals.  
All power-down AC characteristic parameters are computed from external input or I/O pins.  
4. Security Feature  
A fuse is provided to prevent unauthorized copying of the ATF1508BE fuse patterns. Once  
enabled, fuse reading or verification is inhibited. However, the 16-bit User Electronic Signature  
remains accessible. To reset this feature, the entire memory array in the device must be erased.  
5. Programming Methods  
The ATF1508BE devices are In-System Programmable (ISP) or In-System Configurable (ISC)  
devices utilizing the 4-pin JTAG protocol. This capability eliminates package handling normally  
required for programming and facilitates rapid design iterations and field changes.  
When using the ISP hardware or software to program the ATF1508BE devices, four I/O pins  
must be reserved for the JTAG interface. However, the logic features that the macrocells have  
associated with these I/O pins are still available to the design for buried logic functions.  
To facilitate ISP programming by the Automated Test Equipment (ATE) vendors, Serial Vector  
Format (SVF) files can be created by Atmel-provided software utilities. ATF1508BE devices can  
also be programmed using standard third-party programmers. With a third-party programmer,  
the JTAG ISP port can be disabled, thereby allowing four additional I/O pins to be used for logic.  
The ATF1508BE device supports several configuration modes which gives designers several  
unique options for programming.  
The different modes of programming are:  
• ISC – In-System Configuration  
• OTF – On-the-Fly Reconfiguration  
• DRA – Direct Reconfiguration Access  
10  
ATF1508BE  
3663A–PLD–1/08  

与ATF1508BE-7CU132相关器件

型号 品牌 描述 获取价格 数据表
ATF1508JC68-10 ETC Flash Complex PLD

获取价格

ATF1508JC68-15 ETC Flash Complex PLD

获取价格

ATF1508JC68-7 ETC Flash Complex PLD

获取价格

ATF1508JC84-10 ETC Flash Complex PLD

获取价格

ATF1508JC84-15 ETC Flash Complex PLD

获取价格

ATF1508JC84-7 ETC Flash Complex PLD

获取价格