5秒后页面跳转
ASM2P20805AG-20-AR PDF预览

ASM2P20805AG-20-AR

更新时间: 2024-11-27 21:17:39
品牌 Logo 应用领域
PULSECORE 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
12页 482K
描述
Low Skew Clock Driver, 20805 Series, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, 0.150 INCH, GREEN, SSOP-20

ASM2P20805AG-20-AR 技术参数

是否Rohs认证: 符合生命周期:Obsolete
包装说明:0.150 INCH, GREEN, SSOP-20Reach Compliance Code:unknown
风险等级:5.68系列:20805
输入调节:STANDARDJESD-30 代码:R-PDSO-G20
JESD-609代码:e3/e6长度:8.649 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER功能数量:2
反相输出次数:端子数量:20
实输出次数:5最高工作温度:70 °C
最低工作温度:输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度):260传播延迟(tpd):3 ns
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.27 ns
座面最大高度:1.753 mm最大供电电压 (Vsup):2.7 V
最小供电电压 (Vsup):2.3 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:MATTE TIN/TIN BISMUTH
端子形式:GULL WING端子节距:0.635 mm
端子位置:DUAL处于峰值回流温度下的最长时间:40
宽度:3.9 mmBase Number Matches:1

ASM2P20805AG-20-AR 数据手册

 浏览型号ASM2P20805AG-20-AR的Datasheet PDF文件第2页浏览型号ASM2P20805AG-20-AR的Datasheet PDF文件第3页浏览型号ASM2P20805AG-20-AR的Datasheet PDF文件第4页浏览型号ASM2P20805AG-20-AR的Datasheet PDF文件第5页浏览型号ASM2P20805AG-20-AR的Datasheet PDF文件第6页浏览型号ASM2P20805AG-20-AR的Datasheet PDF文件第7页 
January 2006  
rev 0.2  
ASM2P20805A  
2.5V CMOS Dual 1-To-5 Clock Driver  
Functional Description  
Features  
Advanced CMOS Technology  
The ASM2P20805A is a 2.5V Clock driver built using  
advanced CMOS technology. The device consists of two  
banks of drivers, each with a 1:5 fanout and its own output  
enable control. The device has a "heartbeat" monitor for  
diagnostics and PLL driving. The MON output is identical to  
all other outputs and complies with the output specifications  
in this document. The ASM2P20805A offers low  
capacitance inputs. The ASM2P20805A is designed for  
high speed clock distribution where signal quality and skew  
are critical. The ASM2P20805A also allows single point-to-  
point transmission line driving in applications such as  
address distribution, where one signal must be distributed  
to multiple receivers with low skew and high signal quality.  
Guaranteed low skew < 200pS (max.)  
Very low propagation delay < 2.5nS (max)  
Very low duty cycle distortion < 270pS (max)  
Very low CMOS power levels  
Operating frequency up to 166MHz  
TTL compatible inputs and outputs  
Two independent output banks with 3-state control  
1:5 fanout per bank  
"Heartbeat" monitor output  
VCC = 2.5V ± 0.2V  
Available in SSOP and QSOP packages  
Block Diagram  
Pin Diagram  
VCCA  
OEA  
INA  
VCCB  
OB1  
1
2
20  
19  
OA1  
5
OA1 – OA5  
A
S
M
2
OA2  
OA3  
OB2  
OB3  
3
4
5
18  
17  
16  
GNDA  
OA4  
P
2
GNDB  
OB4  
5
INB  
OB1 – OB5  
MON  
6
15  
14  
0
8
OA5  
7
8
OEB  
OB5  
0
GNDQ  
MON  
13  
12  
11  
5
A
OEA  
INA  
OEB  
INB  
9
10  
Alliance Semiconductor  
2575 Augustine Drive Santa Clara, CA Tel: 408.855.4900 Fax: 408.855.4999 www.alsc.com  
Notice: The information in this document is subject to change without notice.  

与ASM2P20805AG-20-AR相关器件

型号 品牌 获取价格 描述 数据表
ASM2P20805AG-20-AT ALSC

获取价格

Low Skew Clock Driver, 20805 Series, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20,
ASM2P20805AG-20-AT PULSECORE

获取价格

Low Skew Clock Driver, 20805 Series, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20,
ASM2P20805AG-20-DR PULSECORE

获取价格

Low Skew Clock Driver, 20805 Series, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20,
ASM2P20805AG-20-DT ALSC

获取价格

Low Skew Clock Driver, 20805 Series, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20,
ASM2P20805AG-20-DT PULSECORE

获取价格

Low Skew Clock Driver, 20805 Series, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20,
ASM2P20807A ALSC

获取价格

2.5V CMOS 1-TO-10 CLOCK DRIVER
ASM2P20807A-20-AR ALSC

获取价格

2.5V CMOS 1-TO-10 CLOCK DRIVER
ASM2P20807A-20-AR PULSECORE

获取价格

Low Skew Clock Driver, 20807 Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PDSO20
ASM2P20807A-20-AT ALSC

获取价格

2.5V CMOS 1-TO-10 CLOCK DRIVER
ASM2P20807A-20-AT PULSECORE

获取价格

Low Skew Clock Driver, 20807 Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PDSO20