5秒后页面跳转
ADSP-21060LAB-160 PDF预览

ADSP-21060LAB-160

更新时间: 2024-02-25 00:38:10
品牌 Logo 应用领域
亚德诺 - ADI 外围集成电路时钟
页数 文件大小 规格书
47页 364K
描述
ADSP-2106x SHARC DSP Microcomputer Family

ADSP-21060LAB-160 技术参数

Source Url Status Check Date:2013-05-01 14:56:48.174是否无铅: 含铅
是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:BGA包装说明:PLASTIC, MS-034AAJ-2, BGA-225
针数:225Reach Compliance Code:not_compliant
ECCN代码:3A991.A.2HTS代码:8542.31.00.01
风险等级:5.62地址总线宽度:32
桶式移位器:YES位大小:32
边界扫描:YES最大时钟频率:40 MHz
外部数据总线宽度:48格式:FLOATING POINT
内部总线架构:MULTIPLEJESD-30 代码:S-PBGA-B225
JESD-609代码:e0长度:23 mm
低功率模式:YES湿度敏感等级:3
端子数量:225最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA225,15X15,50
封装形状:SQUARE封装形式:GRID ARRAY
峰值回流温度(摄氏度):225电源:3.3 V
认证状态:Not QualifiedRAM(字数):131072
座面最大高度:2.7 mm子类别:Digital Signal Processors
最大压摆率:600 mA最大供电电压:3.45 V
最小供电电压:3.15 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead/Silver (Sn62Pb36Ag2)
端子形式:BALL端子节距:1.27 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:30
宽度:23 mmuPs/uCs/外围集成电路类型:DIGITAL SIGNAL PROCESSOR, OTHER

ADSP-21060LAB-160 数据手册

 浏览型号ADSP-21060LAB-160的Datasheet PDF文件第1页浏览型号ADSP-21060LAB-160的Datasheet PDF文件第3页浏览型号ADSP-21060LAB-160的Datasheet PDF文件第4页浏览型号ADSP-21060LAB-160的Datasheet PDF文件第5页浏览型号ADSP-21060LAB-160的Datasheet PDF文件第6页浏览型号ADSP-21060LAB-160的Datasheet PDF文件第7页 
ADSP-21060/ADSP-21060L  
Multiprocessing  
DMA Controller  
Glueless Connection for Scalable DSP Multiprocessing  
Architecture  
Distributed On-Chip Bus Arbitration for Parallel Bus  
Connect of Up to Six ADSP-2106xs Plus Host  
Six Link Ports for Point-to-Point Connectivity and Array  
Multiprocessing  
10 DMA Channels for Transfers Between ADSP-2106x  
Internal Memory and External Memory, External  
Peripherals, Host Processor, Serial Ports, or Link  
Ports  
Background DMA Transfers at 40 MHz, in Parallel with  
Full-Speed Processor Execution  
240 Mbytes/s Transfer Rate Over Parallel Bus  
240 Mbytes/s Transfer Rate Over Link Ports  
Host Processor Interface to 16- and 32-Bit Microprocessors  
Host Can Directly Read/Write ADSP-2106x Internal  
Memory  
Serial Ports  
Two 40 Mbit/s Synchronous Serial Ports with  
Companding Hardware  
Independent Transmit and Receive Functions  
TABLE OF CONTENTS  
Figure 6. JTAG Scan Path Connections for Multiple  
GENERAL DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . 3  
ADSP-21000 FAMILY CORE ARCHITECTURE . . . . . . . 3  
ADSP-21060/ADSP-21060L FEATURES . . . . . . . . . . . . . . 4  
DEVELOPMENT TOOLS . . . . . . . . . . . . . . . . . . . . . . . . . . 7  
PIN FUNCTION DESCRIPTIONS . . . . . . . . . . . . . . . . . . 8  
TARGET BOARD CONNECTOR FOR EZ-ICE®  
ADSP-2106x Systems . . . . . . . . . . . . . . . . . . . . . . . . . . . 11  
Figure 7. JTAG Clocktree for Multiple ADSP-2106x  
Systems . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12  
Figure 8. Clock Input . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18  
Figure 9. Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18  
Figure 10. Interrupts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18  
Figure 11. Timer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19  
Figure 12. Flags . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19  
Figure 13. Memory Read—Bus Master . . . . . . . . . . . . . . . . 20  
Figure 14. Memory Write—Bus Master . . . . . . . . . . . . . . . 21  
Figure 15. Synchronous Read/Write—Bus Master . . . . . . . 23  
Figure 16. Synchronous Read/Write—Bus Slave . . . . . . . . . 24  
Figure 17. Multiprocessor Bus Request and Host Bus  
PROBE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11  
RECOMMENDED OPERATING CONDITIONS (5 V) . 13  
ELECTRICAL CHARACTERISTICS (5 V) . . . . . . . . . . . 13  
POWER DISSIPATION ADSP-21060 (5 V) . . . . . . . . . . . . 14  
RECOMMENDED OPERATING CONDITIONS (3.3V) 15  
ELECTRICAL CHARACTERISTICS (3.3 V) . . . . . . . . . . 15  
POWER DISSIPATION ADSP-21060L (3.3V) . . . . . . . . . 16  
ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . 17  
TIMING SPECIFICATIONS . . . . . . . . . . . . . . . . . . . . . . . 17  
Memory Read—Bus Master . . . . . . . . . . . . . . . . . . . . . . . 20  
Memory Write—Bus Master . . . . . . . . . . . . . . . . . . . . . . 21  
Synchronous Read/Write—Bus Master . . . . . . . . . . . . . . 22  
Synchronous Read/Write—Bus Slave . . . . . . . . . . . . . . . . 24  
Multiprocessor Bus Request and Host Bus Request . . . . . 25  
Asynchronous Read/Write—Host to ADSP-2106x . . . . . . 27  
Three-State Timing—Bus Master, Bus Slave,  
HBR, SBTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29  
DMA Handshake . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30  
Link Ports: 1 × CLK Speed Operation . . . . . . . . . . . . . . 32  
Link Ports: 2 × CLK Speed Operation . . . . . . . . . . . . . . 33  
Serial Ports . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35  
JTAG Test Access Port and Emulation . . . . . . . . . . . . . . . 38  
OUTPUT DRIVE CURRENTS . . . . . . . . . . . . . . . . . . . . . 39  
POWER DISSIPATION . . . . . . . . . . . . . . . . . . . . . . . . . . . 39  
TEST CONDITIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39  
ENVIRONMENTAL CONDITIONS . . . . . . . . . . . . . . . . 42  
240-LEAD MQFP PIN CONFIGURATIONS . . . . . . . . . . 43  
PACKAGE DIMENSIONS (240-Lead MQFP) . . . . . . . . . 44  
225-Ball Plastic Ball Grid Array (PBGA)  
Request . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26  
Figure 18a. Synchronous REDY Timing . . . . . . . . . . . . . . 27  
Figure 18b. Asynchronous Read/Write—Host to  
ADSP-2106x . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28  
Figure 19a. Three-State Timing (Bus Transition Cycle,  
SBTS Assertion) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29  
Figure 19b. Three-State Timing (Host Transition Cycle) . . 29  
Figure 20. DMA Handshake Timing . . . . . . . . . . . . . . . . . 31  
Figure 21. Link Ports . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34  
Figure 22. Serial Ports . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36  
Figure 23. External Late Frame Sync . . . . . . . . . . . . . . . . . 37  
Figure 24. IEEE 11499.1 JTAG Test Access Port . . . . . . . 38  
Figure 25. Output Enable/Disable . . . . . . . . . . . . . . . . . . . 40  
Figure 26. Equivalent Device Loading for AC Measurements  
(Includes All Fixtures) . . . . . . . . . . . . . . . . . . . . . . . . . . . 40  
Figure 27. Voltage Reference Levels for AC Measurements  
(Except Output Enable/Disable) . . . . . . . . . . . . . . . . . . . 40  
Figure 28. ADSP-2106x Typical Drive Currents  
(VDD = 5 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41  
Figure 29. Typical Output Rise Time (10%–90% VDD  
)
vs. Load Capacitance (VDD = 5 V) . . . . . . . . . . . . . . . . . . . 41  
Figure 30. Typical Output Rise Time (0.8 V–2.0 V)  
Package Pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45, 46  
PACKAGE DIMENSIONS (225-Ball Grid Array PBGA) . . . 47  
ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47  
vs. Load Capacitance (VDD = 5 V) . . . . . . . . . . . . . . . . . . . 41  
Figure 31. Typical Output Delay or Hold vs. Load Capacitance  
(at Maximum Case Temperature) (VDD = 5 V) . . . . . . . . . 41  
Figure 32. ADSP-2106x Typical Drive Currents  
FIGURES  
(VDD = 3.3 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41  
Figure 1. ADSP-21060/ADSP-21060L Block Diagram . . . . 1  
Figure 2. ADSP-2106x System . . . . . . . . . . . . . . . . . . . . . . . 4  
Figure 3. Shared Memory Multiprocessing System . . . . . . . . 6  
Figure 4. ADSP-21060/ADSP-21060L Memory Map . . . . . 7  
Figure 5. Target Board Connector For ADSP-2106x  
EZ-ICE Emulator (Jumpers in Place) . . . . . . . . . . . . . . . 11  
Figure 33. Typical Output Rise Time (10%–90% VDD  
)
vs. Load Capacitance (VDD = 3.3 V) . . . . . . . . . . . . . . . . . 41  
Figure 34. Typical Output Rise Time (0.8 V–2.0 V) vs. Load  
Capacitance (VDD = 3.3 V) . . . . . . . . . . . . . . . . . . . . . . . . 42  
Figure 35. Typical Output Delay or Hold vs. Load Capacitance  
(at Maximum Case Temperature) (VDD = 3.3 V) . . . . . . . . 42  
EZ-ICE is a registered trademark of Analog Devices, Inc.  
REV. D  
–2–  

与ADSP-21060LAB-160相关器件

型号 品牌 描述 获取价格 数据表
ADSP-21060LABZ-160 ADI SHARC Processor

获取价格

ADSP-21060LC ADI ADSP-21060 Industrial SHARC DSP Microcomputer Family

获取价格

ADSP-21060LCB-133 ROCHESTER 48-BIT, 33.33 MHz, OTHER DSP, PBGA225, PLASTIC, MS-034AAJ-2, BGA-225

获取价格

ADSP-21060LCB-133 ADI SHARC Processor

获取价格

ADSP-21060LCBZ-133 ADI SHARC Processor

获取价格

ADSP-21060LCW-133 ADI ADSP-21060 Industrial SHARC DSP Microcomputer Family

获取价格