5秒后页面跳转
A54SX16-3PQ208I PDF预览

A54SX16-3PQ208I

更新时间: 2024-11-06 18:35:43
品牌 Logo 应用领域
美高森美 - MICROSEMI 时钟可编程逻辑
页数 文件大小 规格书
64页 487K
描述
Field Programmable Gate Array, 350MHz, 1452-Cell, CMOS, PQFP208

A54SX16-3PQ208I 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:QFP, QFP208,1.2SQ,20Reach Compliance Code:unknown
风险等级:5.88Is Samacsys:N
最大时钟频率:350 MHzJESD-30 代码:S-PQFP-G208
输入次数:175逻辑单元数量:1452
输出次数:175端子数量:208
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:QFP
封装等效代码:QFP208,1.2SQ,20封装形状:SQUARE
封装形式:FLATPACK电源:3.3,5 V
可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY认证状态:Not Qualified
子类别:Field Programmable Gate Arrays表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUADBase Number Matches:1

A54SX16-3PQ208I 数据手册

 浏览型号A54SX16-3PQ208I的Datasheet PDF文件第2页浏览型号A54SX16-3PQ208I的Datasheet PDF文件第3页浏览型号A54SX16-3PQ208I的Datasheet PDF文件第4页浏览型号A54SX16-3PQ208I的Datasheet PDF文件第5页浏览型号A54SX16-3PQ208I的Datasheet PDF文件第6页浏览型号A54SX16-3PQ208I的Datasheet PDF文件第7页 
v3.2  
SX Family FPGAs  
u
e
Leading Edge Performance  
Features  
320 MHz Internal Performance  
3.7 ns Clock-to-Out (Pin-to-Pin)  
0.1 ns Input Setup  
66 MHz PCI  
CPLD and FPGA Integration  
Single-Chip Solution  
100% Resource Utilization with 100% Pin Locking  
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance  
Very Low Power Consumption  
Deterministic, User-Controllable Timing  
Unique In-System Diagnostic and Debug Capability  
with Silicon Explorer II  
0.25 ns Clock Skew  
Specifications  
12,000 to 48,000 System Gates  
Up to 249 User-Programmable I/O Pins  
Up to 1,080 Flip-Flops  
Boundary Scan Testing in Compliance with IEEE  
Standard 1149.1 (JTAG)  
Secure Programming Technology Prevents Reverse  
Engineering and Design Theft  
0.35 µ CMOS  
SX Product Profile  
Device  
A54SX08  
A54SX16  
A54SX16P  
A54SX32  
Capacity  
Typical Gates  
System Gates  
8,000  
12,000  
16,000  
24,000  
16,000  
24,000  
32,000  
48,000  
Logic Modules  
768  
512  
1,452  
924  
1,452  
924  
2,880  
1,800  
Combinatorial Cells  
Register Cells (Dedicated Flip-Flops)  
Maximum User I/Os  
Clocks  
256  
528  
528  
175  
1,080  
130  
175  
249  
3
Yes  
3
Yes  
3
3
Yes  
JTAG  
Yes  
PCI  
Yes  
Clock-to-Out  
3.7 ns  
0.8 ns  
Std, –1, –2, –3  
C, I, M  
3.9 ns  
0.5 ns  
Std, –1, –2, –3  
C, I, M  
4.4 ns  
0.5 ns  
Std, –1, –2, –3  
C, I, M  
4.6 ns  
0.1 ns  
Std, –1, –2, –3  
C, I, M  
Input Setup (external)  
Speed Grades  
Temperature Grades  
Packages (by pin count)  
PLCC  
PQFP  
VQFP  
TQFP  
PBGA  
FBGA  
84  
208  
100  
144, 176  
144  
208  
100  
176  
208  
100  
144, 176  
208  
144, 176  
313, 329  
June 2006  
i
© 2006 Actel Corporation  
See the Actel website for the latest version of the datasheet.  

与A54SX16-3PQ208I相关器件

型号 品牌 获取价格 描述 数据表
A54SX16-3PQ208M MICROSEMI

获取价格

Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, 1452-Cell, CMOS, PQFP208, P
A54SX16-3PQ208PP ETC

获取价格

54SX Family FPGAs
A54SX16-3PQ208X79 MICROSEMI

获取价格

Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, 1452-Cell, CMOS, PQFP208, P
A54SX16-3PQG208 MICROSEMI

获取价格

Field Programmable Gate Array, 350MHz, 1452-Cell, CMOS, PQFP208
A54SX16-3PQG208I MICROSEMI

获取价格

Field Programmable Gate Array, 350MHz, 1452-Cell, CMOS, PQFP208
A54SX16-3PQG208M MICROSEMI

获取价格

Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, 1452-Cell, CMOS, PQFP208, R
A54SX16-3TQ176 MICROSEMI

获取价格

Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, 1452-Cell, CMOS, PQFP176, 1
A54SX16-3TQ176I ACTEL

获取价格

Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, 1452-Cell, CMOS, PQFP176, 1
A54SX16-3TQ176I MICROSEMI

获取价格

Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, 1452-Cell, CMOS, PQFP176, 1
A54SX16-3TQ176M MICROSEMI

获取价格

Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, 1452-Cell, CMOS, PQFP176, 1